

# **DATA SHEET**

# **MOS INTEGRATED CIRCUIT** µ**PD75518(A)**

# **4 BIT SINGLE-CHIP MICROCOMPUTER**

The  $\mu$ PD75518(A) is a 75X series four-bit single-chip microcomputer which enables data processing equivalent to that performed by an eight-bit microcomputer. It is a high-performance product, whose minimum instruction execution time is 0.67  $\mu$ s, shorter than 0.95  $\mu$ s for the conventional  $\mu$ PD75516. The ROM and RAM capacities are also larger, and the throughput of the 75X series is further increased. The  $\mu$ PD75517(A) is suited to controllers of electric parts of automobiles.

## **FEATURES**

- Higher reliable than the  $\mu$ PD75518
- Capacities of program memory, ROM:  $32640 \times 8$  bits
- Capacity of data memory, RAM:  $1024 \times 4$  bits
- Function for specifying the instruction execution time (useful for high-speed operation and saving power)
	- 0.67  $\mu$ s/1.33  $\mu$ s/2.67  $\mu$ s/10.7  $\mu$ s (when the main system clock operates at 6.0 MHz)
	- 0.95  $\mu$ s/1.91  $\mu$ s/3.82  $\mu$ s/15.3  $\mu$ s (when the main system clock operates at 4.19 MHz)
	- 122  $\mu$ s (when the subsystem clock operates at 32.768 kHz)
- Built-in A/D converter operable on low voltage
	- 8-bit resolution  $\times$  8 channels (Successive approximation system)
	- $V_{DD} = 2.7$  to 6.0 V
- Many I/O lines: 64
- Enhanced timer function: 4 channels
- Built-in 8-bit serial interface: Two channels
	- Built-in NEC serial bus interface (SBI)
- Clock operable with ultra-low power consumption (when 5-µA TYP. operates on 3 V.)
- Product with a built-in PROM available:  $\mu$ PD75P518

## **APPLICATIONS**

Controller of electric parts of automobiles

## **ORDERING INFORMATION**



## **Remark** ×××: Code number

Please refer to "Quality Grade on NEC Semiconductor Devices" (Document number IEI-1209) published by NEC Corporation to know the specification of quality grade on the devices and its recommended applications.

**The information in this document is subject to change without notice.**

# **FUNCTIONS**



**PIN CONFIGURATION (TOP VIEW)**

**NEC** 



IC: Internally connected. Connect the IC pin to Vss.



µ**PD75518(A) µPD75518(A)** 

MEC

## **CONTENTS**

**NEC** 







**NEC** 

## **1. PIN FUNCTIONS**

## **1.1 PORT PINS (1/2)**



**Notes 1.** The circuits enclosed in circles have a Schmitt-triggered input.

**2.** An LED can be driven directly.

## **1.1 PORT PINS (2/2)**



**Note** The circuits enclosed in circles have a Schmitt-triggered input.

## **1.2 NON-PORT PINS**



**Notes 1.** The circuits enclosed in circles have a Schmitt-triggered input.

2. Be sure to input Vss level to this pin.

## **1.3 PIN INPUT/OUTPUT CIRCUITS**

Fig. 1-1 shows the input/output circuit of each  $\mu$ PD75518(A) pin in a simplified manner.











**Fig. 1-1 Pin Input/Output Circuits (3/3)**

## **1.4 CONNECTION OF UNUSED PINS**



## **Table 1-1 Recommended Connection of Unused Pins**

## **1.5 SELECTION OF A MASK OPTION**

The following mask options are provided for pins.

## **(1) Specification of built-in pull-up and pull-down resistors**





### **(2) Specification of built-in feed-back resistors for subsystem clock oscillation**

#### **Table 1-3 Selection of Feed-Back Resistors**



## **Caution Even if built-in feed-back resistors are provided when no subsystem clock is used, operation is not affected except increased power supply current IDD.**

## **2. ARCHITECTURE AND MEMORY MAP OF THE** µ**PD75518(A)**

The  $\mu$ PD75518(A) has three architectural features:

- (a) Data memory bank configuration
- (b) General register bank configuration
- (c) Memory-mapped I/O

Each of these features is explained below.

## **2.1 DATA MEMORY BANK CONFIGURATION AND ADDRESSING MODES**

As shown in Fig. 2-1, the data memory space of the  $\mu$ PD75518(A) contains a static RAM (1024 words  $\times$  4 bits) at addresses 000H to 3FFH and peripheral hardware (such as I/O ports and timers) at addresses F80H to FFFH. To address a 12-bit address in this data memory space, the µPD75518(A) uses such a memory bank configuration that the low-order eight bits are specified with an instruction directly or indirectly, and the highorder four bits are used to specify a memory bank (MB).

To specify a memory bank (MB), a memory bank enable flag (MBE) and memory bank select register (MBS) are contained, allowing the addressing indicated in Fig. 2-1 and 2-2 and Table 2-1. (The MBS is a register used to select a memory bank, and can be set to 0, 1, 2, 3, or 15. The MBE is a flag used to determine whether a memory bank selected using the MBS register is to be enabled. The MBE is automatically saved or restored at the time of interrupt processing or subroutine processing, so that it can be freely set in interrupt processing and subroutine processing.)

In addressing data memory space, the MBE is usually set to 1 (MBE = 1), and the static RAM in the memory bank specified by the MBS is operated. However, the MBE = 0 mode or the MBE = 1 mode can be selected for each step of program processing for more efficient programming.



The MBE and MBS are set as indicated below.







**Remark** — : Don't care





As summarized in Table 2-1, the µPD75518(A) allows both direct and indirect addressing in data memory manipulation for 1-bit data, 4-bit data, and 8-bit data, so that very efficient and simple programming can be performed.

**Examples 1.** The 8-bit data of port 4 and port 5 are transferred to addresses 20H and 21H.



**2.** When P02 is 0, P33 is set.



**3.** A different value is output to port 6, depending on the status of P10.







## **2.2 GENERAL REGISTER BANK CONFIGURATION**

The µPD75518(A) contains four register banks, each consisting of eight general registers: X, A, B, C, D, E, H, and L. These registers are mapped to addresses 00H to 1FH in memory bank 0 of the data memory. (See **Fig. 2-3.**) To specify a general register bank, a register bank enable flag (RBE) and a register bank select register (RBS) are contained. The RBS is a register used to select a register bank, and the RBE is a flag used to determine whether a register bank selected using the RBS is to be enabled. The register bank (RB) enabled at instruction execution is determined as RB = RBE•RBS

As indicated in Table 2-2, the  $\mu$ PD75518(A) enables the user to create programs in a very efficient manner by selecting a register bank from the four register banks, depending on whether the processing is normal processing or interrupt processing. (The RBE is automatically saved and set at the time of interrupt processing, and is automatically restored upon completion of interrupt processing.)

**Table 2-2 Example of the Use of Register Banks with Normal Routines and Interrupt Routines**

| Normal processing                              | Use register banks 2 and 3 with RBE = 1.                                                     |  |
|------------------------------------------------|----------------------------------------------------------------------------------------------|--|
| Single interrupt processing                    | Use register bank 0 with RBE = $0$ .                                                         |  |
| Dual interrupt processing                      | Use register bank 1 with RBE = 1.<br>(In this case, the RBS needs to be saved and restored.) |  |
| Multiple (triple or more) interrupt processing | Save the registers with PUSH or POP.                                                         |  |

The RBE and RBS are set as indicated below.

```
Example SET1 RBE ; RBE ← 1
CLR1 RBE ; RBE \leftarrow 0
SEL RB0 ; RBS \leftarrow 0
SEL RB3 ; RBS \leftarrow 3
```
The general registers allow transfers, comparisons, arithmetic/logical operations, and increments and decrements not only on a 4-bit basis, but also on an 8-bit basis with the XA, HL, DE, and BC register pairs. In this case, the register pairs of the register bank that has the inverted value of bit 0 of a register bank specified by RBE•RBS can be specified as XA', HL', DE', and BC', thus providing eight 8-bit registers. (See **Fig. 2-4**.)





## **Fig. 2-3 General Register Configuration (4-Bit Processing)**



## **Fig. 2-4 General Register Configuration (8-Bit Processing)**

## **2.3 MEMORY-MAPPED I/O**

The µPD75518(A) employs memory-mapped I/O, which maps peripheral hardware such as timers and I/O ports to addresses F80H to FFFH in the data memory space as shown in Fig. 2-1. This means that there is no particular instruction to control peripheral hardware, but all peripheral hardware is controlled using memory manipulation instructions. (Some mnemonics for hardware control are available to make programs readable.)

To manipulate peripheral hardware, the addressing modes listed in Table 2-3 can be used.





Fig. 2-5 summarizes the I/O map of the  $\mu$ PD75518(A). The items in Fig. 2-5 have the following meanings:

- Symbol: Name representing the address of incorporated hardware, which can be coded in the operand field of an instruction
- R/W : Indicates whether the hardware allows read/write operation.

R/W: Both read and write operations possible

- R : Read only
- W : Write only
- Number of manipulatable bits:
	- Indicates the number of bits that can be processed in hardware manipulation
	- $\bigcirc$ : Bits can be manipulated on an indicated bit (1-, 4-, or 8-bit) basis.
	- $\triangle$ : Particular bits can be manipulated. For these bits, see Remarks.
	- : Bits cannot be manipulated on an indicated bit (1-, 4-, or 8-bit) basis. –
- Bit manipulation addressing:

Bit manipulation addressing applicable in hardware bit manipulation



## **Fig. 2-5** µ**PD75518(A) I/O Map (1/4)**





## **Notes 1.** Can be operated separately as the RBS and MBS during 4-bit manipulation.

Can also be operated as the BS during 8-bit manipulation.

**2.** TOE0: Timer/event counter 0 output enable flag (W)







**Remarks 1.** IE $\times\times$  : Interrupt enable flag

**2.** IRQ×××: Interrupt request flag



## **Fig. 2-5** µ**PD75518(A) I/O Map (3/4)**



**Note** When developing a program, set 0 to the following two bits of the port mode register group C (PMGC): FEEH, b0 (Equivalent to PM8)

FEFH, b3 (Equivalent to PM15)

For, while this port on the chip side is used for input only, the corresponding port on the emulator is an I/O port.





**Note** KR0 to KR7 are read-only. In 4-bit parallel input processing, PORT6 or PORT7 is specified.

## **3. INTERNAL CPU FUNCTIONS**

## **3.1 PROGRAM COUNTER (PC): 15 BITS**

The program counter is a 15-bit binary counter for holding program memory address information.

#### **Fig. 3-1 Program Counter Format**



Note that the reset start address must be set within a space of 16K bytes (0000H to 3FFFH). This is because a RESET input sets the low-order six bits of program memory address 0000H in PC13 to PC8, and the contents of address 0001H in PC7 to PC0, and 0 in PC14 for initialization.

#### **3.2 PROGRAM MEMORY (ROM): 32640 WORDS** × **8 BITS**

The program memory is a mask-programmable ROM with a configuration of 32640 words $\times$ 8 bits for storing programs, table data, and so forth.

Program memory is addressed by the program counter. Table data can be referenced using the table reference instruction (MOVT).

Fig. 3-2 shows the allowable branch address ranges for the branch instructions and subroutine call instructions. The whole-space branch instruction (BRA !addr1) and the whole-space call instruction (CALLA !addr1) allow a direct branch throughout the whole space 0000H to 5F7FH. The relative branch instruction (BR \$addr) allows a branch to addresses (PC - 15 to PC - 1 and PC + 2 to PC + 16) regardless of block boundaries.

The program memory is located at addresses 0000H to 5F7FH containing the following specially assigned addresses. (All areas excluding 0000H and 0001H can be used as normal program memory.)

• **0000H to 0001H**

Vector table for holding the RBE and MBE setting values and program start address at the time of a RESET input. A reset start can be performed at an arbitrary address within a 16K-byte space (0000H to 3FFFH).

• **0002H to 000DH**

Vector table for holding the RBE and MBE setting values and program start address at the time of each vectored interrupt occurrence. Interrupt processing can be started at an arbitrary address within a 16Kbyte space (0000H to 3FFFH).

• **0020H to 007FH**

Table area referenced by the GETI instruction**Note**

**Note** The GETI instruction can represent an arbitrary 2-byte or 3-byte instruction or two 1-byte instructions in 1 byte, thus reducing the number of program steps. (See **Section 8.1**.)



#### **Fig. 3-2 Program Memory Map**

**Caution The start address of an interrupt vector shown above consists of 14 bits. So, the start address must be set within a 16K-byte space (0000H to 3FFFH).**

**Remark** In addition to the above, the BR PCDE and BR PCXA instructions can cause a branch to an address with only the low-order 8 bits of the PC changed.

## **3.3 DATA MEMORY (RAM)**

The data memory is divided into a data area and a peripheral hardware area as shown in Fig. 3-3. The data memory consists of the following memory banks, with each bank made of 256 words  $\times$  4 bits:

- Memory banks 0, 1, 2, and 3 (data area)
- Memory bank 15 (peripheral hardware area)



## **Fig. 3-3 Data Memory Map**

## **(1) Data area**

The data area consists of a static RAM, and is used for storing data and as stack memory for subroutine and interrupt execution. The memory can hold data even if CPU operation is stopped in the standby mode, so that it is suitable for holding memory contents with a battery for a long time. The data area can be manipulated with memory manipulation instructions.

The static RAM is mapped in memory banks 0, 1, 2, and 3, with each made up of 256  $\times$  4 bits. Bank 0 is used as a data area, but can also be used as a general register area (000H to 01FH).

Whole addresses of memory banks 0, 1, 2, and 3 (000H to 3FFH) can be used as a stack area.

The static RAM has a configuration of four bits per address. However, use of manipulation instructions enables 1-, 4-, and 8-bit manipulation. Note that an even address must be specified in an 8-bit manipulation instruction.

#### **(a) General register area**

The general register area can be manipulated with either general register manipulation instructions or memory manipulation instructions. Up to 32 4-bit registers are available. Of the 32 general registers, registers not used by the program can be used as a data area or stack area.

#### **(b) Stack memory area**

The stack area can be allocated within a bank with the stack pointer (SP). The bank for the stack area is selected from the memory banks 0, 1, 2, and 3 with the stack bank select register (SBS). Stack area can be used as a save area for subroutine or interrupt execution.

Use memory manipulation instructions to manipulate the stack bank select register (SBS) and the stack pointer (SP).

#### **(2) Peripheral hardware area**

The peripheral hardware area is mapped at addresses F80H to FFFH of memory bank 15.

Memory manipulation instructions are used to manipulate the peripheral hardware area as well as the static RAM area. Note that, however, the number of bits to be manipulated at a time varies according to the individual addresses. Addresses to which no peripheral hardware is assigned cannot be accessed since such address locations contain no data memory.

## **3.4 GENERAL REGISTERS: 8** × **4 BITS** × **4 BANKS**

The general registers are mapped to particular addresses in data memory. Four banks of registers are provided, with each bank consisting of eight 4-bit registers (B, C, D, E, H, L, X, A).

The register bank (RB) to be enabled at the time of instruction execution is determined by

 $RB = RBE \cdot RBS$ :  $(RBS = 0 \text{ to } 3)$ 

Each general register allows 4-bit manipulation. In addition, BC, DE, HL, or XA serves as a register pair for 8-bit manipulation. DL also makes a register pair as well as DE and HL; these three register pairs can be used as data pointers.

A general register area can be addressed and accessed as normal RAM, regardless of whether it is used as a register.



**Fig. 3-4 General Register Format Fig. 3-5 Register Pair Format**



## **3.5 ACCUMULATORS**

In the  $\mu$ PD75518(A), the A register and the XA register pair function as accumulators. The A register is mainly used for 4-bit data processing instructions, and the XA register pair is mainly used for 8-bit data processing instructions.

For a bit manipulation instruction, the carry flag (CY) functions as a bit accumulator.



## **Fig. 3-6 Accumulators**

## **3.6 STACK POINTER (SP) AND STACK BANK SELECT REGISTER (SBS)**

The µPD75518(A) uses static RAM as stack memory (LIFO scheme), and the 8-bit register holding the start address of the stack area is the stack pointer (SP).

The stack area is located at addresses 000H to 3FFH in memory banks 0, 1, 2, and 3. Either of the memory banks is selected according to the value of the 2-bit SBS. (See **Table 3-1**.)

| SBS  |                  |               |
|------|------------------|---------------|
| SBS1 | SBS <sub>2</sub> | Stack area    |
|      |                  | Memory bank 0 |
|      |                  | Memory bank 1 |
|      |                  | Memory bank 2 |
|      |                  | Memory bank 3 |

**Table 3-1 Stack Area to Be Selected by the SBS**

The SP is decremented before a write (save) operation to stack memory, and is incremented after a read (restoration) operation from stack memory. The SBS is set with a 4-bit memory manipulation instruction. Note that the high-order two bits are always set to 00.

Fig. 3-8 and 3-9 show data saved to and restored from stack memory in these stack operations.

To place the stack area at a given location, the SP can be initialized with an 8-bit memory manipulation instruction, and the SBS can be initialized with a 4-bit memory manipulation instruction. Both can be read from as well.

When the SP is initialized to 00H, a stack operation starts at the high-order address (nFFH) of memory bank (n) specified with the SBS.

A stack area must be within the memory bank specified with the SBS. If a stack operation exceeds address n00H, the operation returns to address nFFH of the same bank. Stacking beyond memory bank boundaries is enabled only by resetting the SBS.

A RESET signal occurrence causes the contents of the SP and the SBS to be undefined, so that the SP must always be initialized to a desired value at the start of the program.



## **Fig. 3-7 Stack Pointer and Stack Bank Select Register Formats**

## **Example** SP initialization

In this example, stack area is allocated in memory bank 2 and stack operation starts at address 2FFH.

SEL MB15 ; or CLR1 MBE MOV A, #2 MOV SBS, A ; Specify memory bank 2 as a stack area MOV XA, #00H MOV SP,  $XA$  ;  $SP \leftarrow 00H$ 



#### **Fig. 3-8 Data Saved to Stack Memory**





**Note** A PSW other than the MBE or RBE is not saved/restored.

**Remark** Data marked with \* is undefined.

## **3.7 PROGRAM STATUS WORD (PSW): 8 BITS**

The program status word (PSW) consists of various flags closely associated with processor operations. The PSW is mapped to addresses FB0H and FB1H in the data memory space. The four bits at address FB0H can be manipulated with a memory manipulation instruction.









## **(1) Carry flag (CY)**

The carry flag is a 1-bit flag used to store overflow or underflow occurrence information when an arithmetic operation with a carry (ADDC, SUBC) is executed.

The carry flag also has the function of a bit accumulator, and therefore can be used to store the result of a Boolean operation performed on the CY and bit at a specified data memory bit address.

The carry flag is manipulated using special instructions, independently of the other PSW bits.

A RESET signal occurrence causes the carry flag to be undefined.





**Remark** mem\*.bit represents the following three addressing modes:

- fmem.bit
- pmem.@L
- @H+mem.bit

**Example** Bit 3 at address 3FH is ANDed with P33, then the result is output to P50.

MOV H, #3H ; Set high-order 4 bits in register H MOV1 CY, @H+0FH.3 ; CY  $\leftarrow$  Bit 3 at 3FH AND1 CY, PORT3.3 MOV1 PORT5.0, CY ; P50  $\leftarrow$  CY ; CY ← CY ∧ P33

## **(2) Skip flags (SK2, SK1, SK0)**

The skip flags are used to store skip status, and are automatically set or reset when the CPU executes an instruction.

The user cannot directly manipulate these flags as operands.

#### **(3) Interrupt status flag (IST1, IST0)**

The interrupt status flag is a 2-bit flag used to store the status of processing being performed. (For detailed information, see **Table 5-3**.)


### **Table 3-4 Information Indicated by the Interrupt Status Flag**

The interrupt priority control circuit (see **Fig. 5-1**) checks this flag to control multiple interrupts. The contents of the IST1 and IST0 are saved as part of the PSW to stack memory if an interrupt is accepted, then are automatically set to a one-step higher status. The RETI instruction restores the contents present before an interrupt occurs.

The interrupt status flag can be manipulated using a memory manipulation instruction, and the status of processing being performed can be changed by program control.

## **Caution The user must always disable interrupts with the DI instruction before manipulating this flag, and must enable interrupts with the EI instruction after manipulating this flag.**

#### **(4) Memory bank enable flag (MBE)**

The memory bank enable flag is a 1-bit flag used to specify the address information generation mode for the high-order four bits of a 12-bit data memory address.

When the MBE is set to 1, the data memory address space is expanded, allowing all data memory space to be addressed.

When the MBE is reset to 0, the data memory address space is fixed, regardless of MBS setting. (See **Fig. 2-1**.)

A RESET signal occurrence automatically initializes the MBE by setting the MBE to the content of bit 7 at program memory address 0.

In vectored interrupt processing, the MBE is automatically set to the content of bit 7 in the vector address table for servicing the interrupt.

Usually, the MBE is set to 0 in interrupt processing, and static RAM in memory bank 0 is used.

## **(5) Register bank enable flag (RBE)**

The register bank enable flag is a 1-bit flag used to determine whether to expand the general register bank configuration.

When the RBE is set to 1, a set of general registers can be selected from register banks 0 to 3, depending on the setting of the register bank select register (RBS).

When the RBE is reset to 0, register bank 0 is always selected as general registers, regardless of the setting of the RBS.

A RESET signal occurrence automatically initializes the RBE by setting the RBE to the content of bit 6 at program memory address 0.

When a vectored interrupt occurs, the RBE is automatically set to the content of bit 6 in the vector address table for servicing the interrupt. Usually, the RBE is set to 0 in interrupt processing. Register bank 0 is used for 4-bit processing, and register banks 0 and 1 are used for 8-bit processing.

## **3.8 BANK SELECT REGISTER (BS)**

The bank select register consists of a register bank select register (RBS) and memory bank select register (MBS), which specify a register bank and memory bank to be used, respectively.

The RBS and MBS are set using the SEL RBn instruction and SEL MBn instruction, respectively.

The contents of BS can be saved to or restored from a stack area eight bits at a time by using the PUSH BS/POP BS instruction.





## **(1) Memory bank select register (MBS)**

The memory bank select register is a 4-bit register used to store the high-order four bits of a 12-bit data memory address. The contents of this register specify a memory bank to be accessed. Note, however, that the  $\mu$ PD75518(A) allows only memory banks 0, 1, 2, 3, and 15 to be specified.

The MBS is set with the SEL MBn instruction ( $n = 0, 1, 2, 3, 15$ )

Fig. 2-1 shows the range of addressing using MBE and MBS settings.

A RESET signal occurrence initializes the MBS to 0.

#### **(2) Register bank select register (RBS)**

The register bank select register specifies a register bank to be used as general registers; a register bank can be selected from register banks 0 to 3.

The RBS is set with the SEL RBn instruction ( $n = 0$  to 3).

A RESET signal occurrence initializes the RBS to 0.

#### **Table 3-5 Register Bank to Be Selected with the RBE and RBS**





### **4. PERIPHERAL HARDWARE FUNCTIONS**

## **4.1 DIGITAL I/O PORTS**

The  $\mu$ PD75518(A) employs memory-mapped I/O, enabling all I/O ports to be mapped to data memory space.

| Address           | 3               | 2               | 1    | 0               | Symbol             |  |  |
|-------------------|-----------------|-----------------|------|-----------------|--------------------|--|--|
| <b>FFOH</b>       | P03             | P02             | P01  | P00             | PORT <sub>0</sub>  |  |  |
| FF1H              | P13             | P12             | P11  | P <sub>10</sub> | PORT <sub>1</sub>  |  |  |
| FF <sub>2</sub> H | P23             | P <sub>22</sub> | P21  | P20             | PORT <sub>2</sub>  |  |  |
| FF3H              | P33             | P32             | P31  | P30             | PORT <sub>3</sub>  |  |  |
| FF4H              | P43             | P42             | P41  | P40             | PORT <sub>4</sub>  |  |  |
| FF <sub>5</sub> H | P <sub>53</sub> | P <sub>52</sub> | P51  | P50             | PORT <sub>5</sub>  |  |  |
| FF6H              | P63             | P62             | P61  | P60             | PORT <sub>6</sub>  |  |  |
| FF7H              | P73             | P72             | P71  | P70             | PORT <sub>7</sub>  |  |  |
| FF8H              | P83             | P82             | P81  | P80             | PORT <sub>8</sub>  |  |  |
| FF9H              | P93             | P92             | P91  | P90             | PORT <sub>9</sub>  |  |  |
| <b>FFAH</b>       | P103            | P102            | P101 | P100            | PORT <sub>10</sub> |  |  |
| <b>FFBH</b>       | P113            | P112            | P111 | P110            | PORT <sub>11</sub> |  |  |
| <b>FFCH</b>       | P123            | P122            | P121 | P120            | PORT <sub>12</sub> |  |  |
| <b>FFDH</b>       | P133            | P132            | P131 | P130            | PORT <sub>13</sub> |  |  |
| <b>FFEH</b>       | P143            | P142            | P141 | P140            | PORT <sub>14</sub> |  |  |
| <b>FFFH</b>       | P153            | P152            | P151 | P150            | PORT <sub>15</sub> |  |  |
|                   |                 |                 |      |                 |                    |  |  |

**Fig. 4-1 Data Memory Address Assigned to Digital Port**

Table 4-1 lists the I/O port manipulation instructions. These instructions provide a wide range of control including 8-bit I/O and bit manipulation as well as 4-bit I/O.

```
Examples 1. Test the state of P13, then output different values to ports 4 and 5 according to the test result.
  SKT PORT1.3 ; Skip if bit 3 of port 1 is 1
  MOV XA, #18H ; XA \leftarrow 18H Consecutive
  MOV XA, #14H ; XA \leftarrow 14HSEL MB15 ; or CLR1 MBE
  OUT PORT4, XA ; Ports 5 and 4 \leftarrow XA2. SET1 PORT4.@L ; Set the bit of ports 4 to 7 specified by the L register to 1
                                 J
                                 ſ
```

|                         | Port<br>$\Omega$ | Port | 2 | 3       | Port   Port   Port   Port   Port   Port   Port   Port   Port   Port  <br>4 | 5 | 6       | 7       | 8       | 9 | 10      | 11      | Port<br>12 | Port<br>13 | Port<br>14 | Port<br>15 |  |
|-------------------------|------------------|------|---|---------|----------------------------------------------------------------------------|---|---------|---------|---------|---|---------|---------|------------|------------|------------|------------|--|
| IN A, PORTnNote 1       | $\circ$          |      |   |         |                                                                            |   |         |         |         |   |         |         |            |            |            |            |  |
| IN XA, PORTnNote 1      |                  |      |   |         | $\circ$                                                                    |   | $\circ$ |         |         |   |         |         |            |            |            |            |  |
| OUT PORTn.ANote 1       |                  |      |   |         | $\circ$                                                                    |   |         |         |         |   |         | $\circ$ |            |            |            |            |  |
| OUT PORTn.XANote 1      |                  |      |   |         | $\circ$                                                                    |   | $\circ$ |         |         |   |         |         |            |            |            |            |  |
| SET1 PORTn.bit          |                  |      |   | $\circ$ |                                                                            |   | $\circ$ |         |         |   |         |         |            |            |            |            |  |
| SET1 PORTn.@LNote 2     |                  |      |   | $\circ$ |                                                                            |   |         | $\circ$ |         |   |         |         |            |            |            |            |  |
| CLR1 PORTn.bit          |                  |      |   | $\circ$ |                                                                            |   |         | $\circ$ |         |   |         |         |            |            |            |            |  |
| CLR1 PORTn.@LNote 2     |                  |      |   |         | $\circ$                                                                    |   |         |         | $\circ$ |   |         |         |            |            |            |            |  |
| SKT PORTn.bit           | $\circ$          |      |   |         |                                                                            |   |         |         |         |   |         |         |            |            |            |            |  |
| SKT PORTn.@LNote 2      | $\circ$          |      |   |         |                                                                            |   |         |         |         |   |         |         |            |            |            |            |  |
| SKF PORTn.bit           | $\circ$          |      |   |         |                                                                            |   |         |         |         |   |         |         |            |            |            |            |  |
| SKF PORTn.@LNote 2      | $\circ$          |      |   |         |                                                                            |   |         |         |         |   |         |         |            |            |            |            |  |
| MOV1 CY, PORTn.bit      | $\circ$          |      |   |         |                                                                            |   |         |         |         |   |         |         |            |            |            |            |  |
| MOV1 CY, PORTn.@LNote 2 | $\circ$          |      |   |         |                                                                            |   |         |         |         |   |         |         |            |            |            |            |  |
| MOV1 PORTn.bit, CY      |                  |      |   | $\circ$ |                                                                            |   |         |         |         |   | $\circ$ |         |            |            |            |            |  |
| MOV1 PORTn.@L, CYNote 2 |                  |      |   |         | $\circ$                                                                    |   |         |         | $\circ$ |   |         |         |            |            |            |            |  |
| AND1 CY, PORTn.bit      | $\circ$          |      |   |         |                                                                            |   |         |         |         |   |         |         |            |            |            |            |  |
| AND1 CY, PORTn.@LNote 2 | $\circ$          |      |   |         |                                                                            |   |         |         |         |   |         |         |            |            |            |            |  |
| OR1 CY, PORTn.bit       | $\circ$          |      |   |         |                                                                            |   |         |         |         |   |         |         |            |            |            |            |  |
| OR1 CY, PORTn.@LNote 2  | $\circ$          |      |   |         |                                                                            |   |         |         |         |   |         |         |            |            |            |            |  |
| XOR1 CY, PORTn.bit      | $\circ$          |      |   |         |                                                                            |   |         |         |         |   |         |         |            |            |            |            |  |
| XOR1 CY, PORTn.@LNote 2 | $\circ$          |      |   |         |                                                                            |   |         |         |         |   |         |         |            |            |            |            |  |

**Table 4-1 I/O Pin Manipulation Instructions**

- **Notes 1.** Before an instruction is executed, MBE must be set to 0, or MBS must be set to 15 when MBE is 1.
	- **2.** The lower 2 bits of an address and a bit address are specified indirectly with the L register.

# **(1) Types, features, and configurations of digital I/O ports**

Table 4-2 lists the types of digital I/O ports. Fig. 4-2 through 4-8 present the configurations of the ports.



## **Table 4-2 Types and Features of Digital Ports**

**Note** This port can directly drive the LED.

P10 is also used as an external vectored interrupt input pin. This input is provided with a noise eliminator. (See **Section 5.2** for details.)

The use of pull-up resistors can be specified for ports 0 (excluding pin P00/INT4), 1 to 3, 6, and 7 by software.

## **(2) Setting the I/O mode**

As shown in Fig. 4-9, the I/O mode for each I/O port is set with the port mode register. Each port functions as an input port when the corresponding bit of the port mode register is set to 0, and functions as an output port when the same bit is set to 1.

An 8-bit memory manipulation instruction is used to set port mode register group A, B, or C. The generation of a RESET signal clears all the bits of each port mode register to 0. This means that the output buffers are set off and all ports function in the input mode.







**Fig. 4-3 Configuration of Ports 3n and 6n (n = 0 to 3)**







**Fig. 4-5 Configuration of Ports 4, 5, 12, 13, and 14**



**Fig. 4-6 Configuration of Port 9**

**Fig. 4-7 Configuration of Ports 10 and 11**



**Fig. 4-8 Configuration of Port 15**



PM63 | PM62 | PM61 | PM60 | PM33 | PM32 | PM31 | PM30 76543 1 2 0 FE8H Address PMGA Symbol P30 I/O specification P31 I/O specification P32 I/O specification P33 I/O specification P60 I/O specification P61 I/O specification P62 I/O specification

**Fig. 4-9 Formats of Port Mode Registers**

#### **(a) Port mode register group A**

#### **(b) Port mode register group B**



P63 I/O specification



#### **(c) Port mode register group C**

**Note** To develop a program, these bits must be set to 0. They correspond to PM8 and PM15. While this chip is an input-only device, an emulator has I/O ports.

## **(3) Operation of digital I/O ports**

When an instruction is executed, the operation of the port and pins depends on the I/O mode setting, as listed in Table 4-3.



## **Table 4-3 I/O Port Operations by I/O Instructions**

**Note** Instruction such as SET1 PORTn.bit or CLR1 PORTn.bit

## **(4) Use of pull-up and pull-down resistors**

Ports 0 (excluding pin P00/INT4), 1 to 3, 6, and 7 can be provided with pull-up resistors by software. Ports 4, 5, and 12 to 14 can be provided with pull-up resistors by mask options. Port 9 can also be provided with pull-down resistors by mask options.



### **Table 4-4 Specifying the Use of Pull-Up and Pull-Down Resistors**

**Note** The P00 pin cannot be provided with a pull-up resistor.





## **4.2 CLOCK GENERATOR**

**NEC** 

## **(1) Configuration of the clock generator**

The clock generator supplies various clock signals to the CPU and peripheral hardware. Fig. 4-11 shows the configuration of the clock generator.





**Remarks 1.** fx : Main system clock frequency

- **2.** fxt : Subsystem clock frequency
- **3.** PCC: Processor clock control register
- **4.** SCC: System clock control register

**Note** Instruction execution

## **(2) Functions of the clock generator**

The clock generator generates the clock signals listed below, and controls the standby mode and other CPU operation modes.

- Main system clock fX
- Subsystem clock fxT
- CPU clock Φ
- Clocks for peripheral hardware

The operation of the clock generator is determined by the processor clock control register (PCC) and system clock control register (SCC). The clock generator functions and operates as described below.

- (a) The generation of a RESET signal selects the lowest-speed mode**Note 1** for the main system clock.  $(PCC = 0, SCC = 0)$
- (b) When the main system clock is selected, the PCC can be set to select one of four CPU clocks**Note 2**.
- (c) When the main system clock is selected, the two standby modes, STOP mode and HALT mode, are available.
- (d) The SCC can be set to select the subsystem clock for very low-speed, low-current operation (122 µs: at 32.768 kHz). In this case, the PCC set value does not affect the CPU clock signal.
- (e) When the subsystem clock is selected, main system clock generation can be stopped with the SCC. In addition, the HALT mode can be used, but the STOP mode cannot be used. (Subsystem clock generation cannot be stopped.)
- (f) Clocks for peripheral hardware are produced by dividing the main system clock signal. Only to the watch timer, the subsystem clock can be directly supplied so that the watch and buzzer output functions can operate continuously even in a standby mode.
- (g) When the subsystem clock is selected, the watch timer can operate normally, but other hardware cannot be used because they operate with the main system clock.

**Notes 1.** 10.7 µs (at 6.0 MHz) or 15.3 µs (at 4.19 MHz)

**2.** 0.67 µs, 1.33 µs, 2.67 µs, 10.7 µs (at 6.0 MHz), or 0.95 µs, 1.91 µs, 3.82 µs, 15.3 µs (at 4.19 MHz)

## **(3) Processor clock control register (PCC)**

The PCC is a 4-bit register for selecting a CPU clock with the low-order two bits and for selecting a CPU operation mode with the high-order two bits. (See **Fig. 4-12**.)

When bit 3 or bit 2 is set to 1, the standby mode is set. When this is released by the standby release signal, these bits are automatically cleared to return to the normal operation mode. (See **Chapter 6** for detailed information.)

A 4-bit memory manipulation instruction is used to set the low-order two bits of the PCC. (The high-order two bits are set to 0.)

Bit 3 and bit 2 are set to 1 using the STOP instruction and HALT instruction, respectively.

The STOP instruction and HALT instruction can be executed regardless of MBE setting.

A CPU clock can be selected only when the main system clock is used for operation. When the subsystem clock is selected for operation, the low-order two bits of the PCC are invalidated, and fxT/4 is automatically set. The STOP instruction can be executed only when the main system clock is used for operation. The generation of a RESET signal clears the PCC to 0.

**Examples 1.** The machine cycle is set to 0.95  $\mu$ s (at 4.19 MHz).

SEL MB15 MOV A, #0011B MOV PCC, A

**2.** The STOP mode is set. (A STOP instruction or HALT instruction must always be followed by an NOP instruction.) **STOP** 

NOP



## **Fig. 4-12 Format of the Processor Clock Control Register**

## **(4) System clock control register (SCC)**

The SCC is a 4-bit register for selecting CPU clock Φ with the least significant bit and for controlling the termination of main system clock generation with the most significant bit. (See **Fig. 4-13**.)

SCC.0 and SCC.3 are located at the same data memory address, but both bits cannot be changed at the same time. Accordingly, SCC.0 and SCC.3 are set using bit manipulation instructions. SCC.0 and SCC.3 can be manipulated regardless of MBE setting.

Main system clock generation can be terminated by setting SCC.3 only when the subsystem clock is used for operation. The STOP instruction must be used for generation termination when the main system clock is used for operation.

The generation of a RESET signal clears the SCC to 0.



### **Fig. 4-13 Format of the System Clock Control Register**

- Cautions 1. A time period of up to 1/fx<sub>T</sub> is needed to change the system clock. This means that to **terminate main system clock generation, SCC.3 must be set when the machine cycles indicated in Table 4-5 or more have elapsed after the clock is switched from the main system clock to the subsystem clock.**
	- **2. When the main system clock is used for operation, setting SCC.3 to stop clock generation does not enter the normal STOP mode.**
	- **3. When SCC.3 is set to 1, the X1 input pin is connected to VSS (GND electric potential) to prevent leakage in the crystal oscillator. When an external clock is used as the main system clock, never set SCC.3 to 1.**
	- **4. When the four bits of PCC are set to 0001B (**Φ **= fX/16), do not set SCC.0 to 1. Before switching the main system clock to the subsystem clock, be sure to manipulate the PCC bits so other than 0001B is set. When the system operates on the subsystem clock, the PCC bits must also be other than 0001B.**

## **(5) System clock oscillator**

The main system clock oscillator operates with a crystal (6.0 MHz standard) or ceramic resonator connected to the X1 and X2 pins.

An external clock can also be input.

## **Fig. 4-14 External Circuitry for the Main System Clock Oscillator**

## **(a) Crystal/ceramic oscillation (b) External clock**



The subsystem clock oscillator operates with a crystal resonator (32.768 kHz standard) connected to the XT1 and XT2 pins.

An external clock can also be input.

## **Fig. 4-15 External Circuitry for the Subsystem Clock Oscillator**

#### **(a) Crystal oscillation (b) External clock**



A caution on connecting the oscillator is described on the next page.

- **Caution When the main system clock or subsystem clock oscillator is used, conform to the following guidelines when wiring at the shaded portions of Fig. 4-14 and 4-15 to eliminate the influence of the wiring capacity.**
	- **The wiring must be as short as possible.**
	- **Other signal lines must not run in these areas. Any line carrying a high fluctuating current must be kept away as far as possible.**
	- **The grounding point of the capacitor of the oscillator must have the same potential as that** of Vss. It must not be grounded to ground patterns carrying a large current.
	- **No signal must be taken from the oscillator.**

**When the subsystem clock is used, pay special attention to its wiring; the subsystem clock oscillator has low amplification to minimize current consumption and is more likely to malfunction due to noise than the main system clock oscillator.**

## **(6) Time required to change the system clock and CPU clock**

The system clock and CPU clock can be changed by using the least significant bit of the SCC and the loworder two bits of the PCC. This switching is not performed immediately after the contents of the registers are rewritten, but the system operates with the previous clock for some machine cycles. Accordingly, after this time period, the STOP instruction must be executed or SCC.3 must be set to 1 to terminate main system clock generation.





**Remarks 1.** Time enclosed in parentheses is required when  $fx = 6.0$  MHz and  $fx = 32.768$  kHz.

- **2.** ×: Don't care
- **3.** CPU clock Φ is supplied to the CPU. The reciprocal of this frequency is a minimum instruction time (defined as one machine cycle in this manual).
- **Caution When the four bits of PCC are set to 0001B (**Φ **= fX/16), do not set SCC.0 to 1. Before switching the main system clock to the subsystem clock, be sure to manipulate the PCC bits so other than 0001B is set. When the system operates on the subsystem clock, the PCC bits must also be other than 0001B.**

## **(7) Procedure for changing the system clock and CPU clock**

The procedure for changing the system clock and CPU clock is explained using Fig. 4-16.



**Fig. 4-16 Changing the System Clock and CPU Clock**

- 1 The generation of a RESET signal starts CPU operation at the lowest speed of the main system clock**Note 1** after a wait time**Note 2** for stable oscillation.
- 2 The PCC is rewritten for highest-speed operation after a time elapse which is sufficient for the voltage on the VDD pin to be high enough for highest-speed operation.
- 3 The removal of commercial power is detected using, for example, an interrupt input (INT4 is useful), then SCC.0 is set to operate with the subsystem clock. (In this case, the start of subsystem clock generation must be confirmed beforehand.) After a time (32 machine cycles) required to switch to the subsystem clock elapses, SCC.3 is set to terminate main system clock generation.
- 4 After detecting the input of commercial power by using an interrupt, SCC.3 is cleared to start main system clock generation. After a time required for stable generation, SCC.0 is cleared to operate at highest speed.
- **Notes 1.** 10.7 µs (at 6.0 MHz) or 15.3 µs (at 4.19 MHz)
	- **2.** 21.8 ms (at 6.0 MHz) or 31.3 ms (at 4.19 MHz)

## **4.3 CLOCK OUTPUT CIRCUIT**

**(1) Configuration of the clock output circuit**

Fig. 4-17 shows the configuration of the clock output circuit.

## **(2) Functions of the clock output circuit**

The clock output circuit outputs a clock pulse signal on the P22/PCL pin for remote control or for supplying clock pulses to a peripheral LSI device.

The procedure for outputting a clock pulse signal is as follows:

- (a) Select a clock output frequency, and disable clock output.
- (b) Write a 0 in the P22 output latch.
- (c) Set the output mode for port 2.
- (d) Enable clock output.





**Remark** The clock output circuit is designed so that pulses with short widths do not appear in enabling or disabling clock output.

## **(3) Clock output mode register (CLOM)**

The CLOM is a 4-bit register to control clock output. The CLOM is set with a 4-bit memory manipulation instruction. No read operation is allowed on this register.

**Example** CPU clock Φ is output on the PCL/P22 pin.

SEL MB15 ; or CLR1 MBE MOV A, #1000B MOV CLOM, A

The generation of a RESET signal clears the CLOM to 0, disabling clock output.



## **Fig. 4-18 Format of the Clock Output Mode Register**

**Caution Be sure to write a 0 in bit 2 of the CLOM.**

## **(4) Application to remote control output**

The clock output function of the  $\mu$ PD75518(A) is applicable to remote control output. The frequency of the carrier for remote control output is selected by the clock frequency select bit of the clock output mode register. Pulse output is enabled or disabled by controlling the clock output enable/disable bit by software. The clock output circuit is designed so that pulses with short widths do not appear in enabling or disabling clock output.





## **4.4 BASIC INTERVAL TIMER**

#### **(1) Configuration of the basic interval timer**

Fig. 4-20 shows the configuration of the basic interval timer.

#### **(2) Basic interval timer functions**

The basic interval timer provides the following functions:

- (a) Interval timer operation that generates a reference time interrupt
- (b) Application of watchdog timer for detecting program crashes
- (c) Selection of a wait time for releasing the standby mode, and counting
- (d) Reading the count value





**Note** Instruction execution

## **(3) Basic interval timer mode register (BTM)**

BTM is a 4-bit register that controls operation of the basic interval timer.

The BTM contents are set by using a 4-bit memory manipulation instruction.

Bit 3 can be independently set using a bit manipulation instruction.

When bit 3 is set to 1, the contents of the basic interval timer are cleared, and the basic interval timer interrupt request flag (IRQBT) is also cleared (to start the basic interval timer).

The generation of a RESET signal clears the contents to 0, and the longest interrupt request signal generation interval time is set.

**Examples 1.** Set the interrupt generation interval to 1.95 ms (4.19 MHz).



- SEL MB15 ; or CLR1 MBE
- SET1 BTM.3 ; Set bit 3 of BTM to 1



## **Fig. 4-21 Format of the Basic Interval Timer Mode Register**

## **(4) Operation of the basic interval timer**

The basic interval timer (BT) is always incremented by the clock supplied from the clock generator, and when it overflows, the interrupt request flag (IRQBT) is set. The count operation of BT cannot be stopped. One of four interrupt generation intervals can be selected by setting BTM. (See **Fig. 4-21**.)

The basic interval timer and the interrupt request flag can be cleared by setting bit 3 of BTM to 1 (instruction for starting as an interval timer).

The count status can be read by using an 8-bit manipulation instruction. No data can be loaded to the timer.

**Caution When reading the count value of the basic interval timer, execute a read instruction twice so that unstable data which has been counted will not be read. If the two read values are reasonable, use the second one as the result. If the two read values are far apart, retry from the beginning.**

**Example** Read the count value of BT.



To allow the system clock to stabilize after releasing the STOP mode, a wait function is available which stops the operation of the CPU until the basic interval timer overflows.

The wait time after generation of a RESET signal is fixed. On the other hand, a wait time can be selected by setting BTM when releasing the STOP mode with an interrupt occurrence. In this case, the wait times are the same as the interval times shown in Fig. 4-21. BTM must be set before the STOP mode is set. (For details, see **Chapter 6**.)

## **4.5 CLOCK TIMER**

## **(1) Clock timer**

The µPD75518(A) contains one channel for a clock timer. Fig. 4-22 shows the configuration of the timer.

## **(2) Clock timer functions**

- (a) The clock timer sets the test flag (IRQW) every 0.5 seconds. The standby mode can be released with IRQW.
- (b) Either the main system clock or subsystem clock can produce 0.5-second intervals.
- (c) The fast-forward mode produces an interval 128 times faster (3.91 ms), which is useful for program debugging and testing.
- (d) A fixed frequency (2.048 kHz) can be output to the P23/BUZ pin, so that it can be used for sounding the buzzer and system clock frequency trimming.
- (e) The frequency divider can be cleared, so the clock can start from zero seconds.

# **Caution When the main system clock operates at 6.0 MHz, a time interval of 0.5 s cannot be produced. Before producing this time interval, the main system clock must be changed to the subsystem clock.**



**Fig. 4-22 Block Diagram of the Clock Timer**



### **(3) Clock mode register**

The clock mode register (WM) is an 8-bit register that controls the clock timer, and that is set with an 8-bit memory manipulation instruction. Fig. 4-23 shows the format. The generation of a RESET signal clears all bits to 0.

**Example** Use the main system clock (4.19 MHz) for setting time, and enable buzzer output.



## **Fig. 4-23 Format of the Clock Mode Register**



#### **Count clock (fW) selection bit**



#### **Operation mode selection bit**



#### **Clock operation enable/disable bit**



#### **BUZ output enable/disable bit**



### **4.6 TIMER/EVENT COUNTER**

NFC

#### **(1) Configuration of the timer/event counter**

The µPD75518(A) contains one channel of timer/event counter, which is configured as shown in Fig. 4-24.

#### **(2) Functions of the timer/event counter**

The timer/event counter has the following functions.

- (a) Programmable interval timer operation
- (b) Output of a square wave at a given frequency to the PTO0 pin
- (c) Event counter operation
- (d) Frequency divider operation that divides TI0 pin input by N and outputs the result to the PTO0 pin
- (e) Supply of serial shift clock signal to a serial interface circuit
- (f) Function of reading the state of counting

#### **(3) Timer/event counter mode register (TM0) and timer/event counter output enable flag (TOE0)**

The timer/event counter mode register (TM0) is an 8-bit register for controlling the timer/event counter. Fig. 4-25 shows its format.

An 8-bit memory manipulation instruction is used to set the timer/event counter mode register.

Bit 3 is the timer start bit, and can be set independently of the other bits. Bit 3 is automatically reset to 0 when the timer starts operation.

**Examples 1.** The timer is started in the interval timer mode with CP = 4.09 kHz.



**2.** The timer is restarted according to the setting of the timer/event counter mode register. SEL MB15 ; or CLR1 MBE SET1 TM0.3  $\qquad \qquad ;$  TM0.bit3  $\leftarrow$  1

The generation of a RESET signal clears all bits to 0.

The timer/event counter output enable flag (TOE0) enables or disables output of the timer out F/F (TOUT F/F) status to the PTO0 pin.

The timer out F/F (TOUT F/F) is inverted by a match signal transmitted from the comparator.

The timer out F/F is reset when an instruction sets bit 3 of the timer mode register (TM0).

The generation of a RESET signal clears the TOE0 and TOUT F/F to 0.





**Note** Instruction execution

FA0H



#### **Fig. 4-25 Format of the Timer/Event Counter Mode Register**





# **Fig. 4-26 Format of the Timer/Event Counter Output Enable Flag**

## **(4) Operation mode of the timer/event counter**

The timer/event counter operates in the count operation disable mode or in the count operation mode, depending on the setting of the mode register.

The following operations are possible, regardless of the setting of the mode register:

- 1 P13/TI0 pin signal input and test
- 2 Output of the timer out F/F status to the PTO0
- 3 Setting of the modulo register (TMOD0)
- 4 Reading from the count register (T0)
- 5 Setting, clearing, and testing of the interrupt request flag (IRQT0)

## **(a) Count operation disable mode**

This mode is set when bit 2 of TM0 is set to 0. In this mode, count operation is not performed because count pulse (CP) supply to the count register is stopped.
### **(b) Count operation mode**

This mode is set when bit 2 of TM0 is set to 1. In this mode, a count pulse signal selected with bits 4 to 6 is supplied to the count register for count operation as shown in Fig. 4-28. Timer operation is usually started in the following steps:

- 1 A count value is set in the modulo register (TMOD0).
- 2 An operation mode, count clock, and start instruction are set in the mode register (TM0).

An 8-bit data transfer instruction is used to set the modulo register.

#### **Caution A value other than 0 must be set in the modulo register.**

**Example** The value 3FH is set in the modulo register of channel 0.



If the value set in the modulo register matches the contents of the count register, the match signal is generated. Then, the TOUT F/F is inverted, and the counter register is cleared. The interval time of the generation of the match signal is calculated as follows:

(Set value of the modulo register  $+1$ )  $\times$  resolution

The resolution is 1/count pulse frequency.

Table 4-6 indicates the resolution and maximum set time (when FFH is set in the modulo register), depending on a selected count pulse.

#### **Table 4-6 Resolution and Maximum Set Time**

|  | Mode register |          |                | Timer channel 0 |                  |
|--|---------------|----------|----------------|-----------------|------------------|
|  |               |          | TM06 TM05 TM04 | Resolution      | Maximum set time |
|  |               | $\Omega$ |                | 171 $\mu$ s     | 43.7 ms          |
|  |               | 0        |                | 42.7 $\mu$ s    | $10.9$ ms        |
|  |               |          |                | 10.7 $\mu$ s    | $2.73$ ms        |
|  |               |          |                | 2.67 $\mu$ s    | 683 $\mu$ s      |

**(When fX = 6.0 MHz)**







**Fig. 4-27 Operation in the Count Operation Mode**





### **4.7 TIMER/PULSE GENERATOR**

### **(1) Timer/pulse generator functions**

The  $\mu$ PD75518(A) contains one channel for a timer/pulse generator that can be used as a timer or a pulse generator. It has the following functions:

#### **(a) Functions available when the timer/pulse generator is used in the timer mode**

- 8-bit interval timer operation using one of five clock sources (occurrence of IRQTPG)
- Square wave output to the PPO pin

### **(b) Functions available when the timer/pulse generator is used in the PWM pulse generation mode**

- PWM pulse output to the PPO pin with an accuracy of 14 bits (applicable for electronic tuning when used as an D/A converter)
- Generation of interrupts at regular intervals (215/fX)**Note**

**Note** 215/fX = 5.46 ms (at 6.0 MHz) or 7.81 ms (at 4.19 MHz)

If pulse output is unnecessary, the PPO pin can be used as a 1-bit output port.

**Caution If the timer/pulse generator is operating when the STOP mode is set, it may malfunction. So the timer/pulse generator must be disabled with the mode register in advance.**

### **(2) Timer/pulse generator mode register (TPGM)**

The timer/pulse generator mode register (TPGM) is an 8-bit register that controls operation of the timer/ pulse generator. Fig. 4-29 shows the format of the register.

TPGM is set with an 8-bit memory manipulation instruction.

Bit 3 enables or disables the transfer (reloading) of the timer/pulse generator modulo register (MODH and MODL) contents to the modulo latch. Bit 3 can be manipulated independently of the other bits.

By setting TPGM1 to 0, timer/pulse generator operation can be stopped to decrease current consumption. The generation of a RESET signal clears all bits to 0.

### **Fig. 4-29 Format of Timer/Pulse Generator Mode Register**



#### **Timer/pulse generator operation mode selection bit**



#### **Timer/pulse generator operation enable/disable bit**



#### **Modulo register reload enable/disable bit**



#### **PPO output latch data**



#### **PPO pin output selection bit static/pulse**



#### **PPO pin output enable/disable bit**



### **(3) Configuration and operation when the timer/pulse generator is used in the timer mode**

Fig. 4-30 shows the configuration when the timer/pulse generator is used in the timer mode. The timer mode is selected by setting bit 0 of TPGM to 1. In the timer mode, TPGM3 must be set to 1,

allowing a modulo register to be reloaded at any time.

In the timer mode, a prescaler is selected with the modulo register L (MODL), and a frequency or interrupt interval value is set in the modulo register H (MODH). The timer starts when the TPGM1 is changed from 0 to 1.

Fig. 4-31 shows the operation timing for the MODH setting, and Table 4-7 shows the setting of a frequency or interrupt interval.

The output to the PPO pin can be switched between the square wave output and static output. To output a square wave, set TPGM5 and TPGM7 to 1.



#### **Fig. 4-30 Block Diagram of the Timer/Pulse Generator (Timer Mode)**

**Example** Set IRQTPG every 1.95 ms, and set the output high on the PPO pin.



**Caution When the timer operating in the timer operation mode is stopped, IRQTPG may be set because T F/F is set. So, the timer must be stopped with an interrupt being disabled, then IRQTPG must be cleared.**

### **Example** DI

CLR1 MBE MOV XA, #0 MOV TPGM, XA CLR1 IRQTPG EI



### **Table 4-7 Modulo Register Settings**



### **(Frequency when fX = 6.0 MHz)**

#### **(Frequency when fX = 4.19 MHz)**



# **Cautions 1. A value other than the above cannot be set in MODL. Bits 0, 1, and 7 must be set to 0.**

**2. N is the set value of MODH. 0 must not be set for N. Be sure to set a value from 1 to 255 for N.**

**(4) Configuration and operation when the timer/pulse generator is used in the PWM pulse generation mode** Fig. 4-32 shows the configuration when the timer/pulse generator is used in the PWM pulse generation mode.

The PWM pulse generation mode is selected by setting TPGM0 to 0. TPGM5 and TPGM7 are set to 1 to enable pulse output. In the PWM mode, the PWM pulse signal can be output on the PPO pin, and IRQTPG can be set at intervals of a fixed time period  $(2^{15}/f_x = 5.46$  ms: at 6.0 MHz or  $2^{15}/f_x = 7.81$  ms: At 4.19 MHz). PWM pulses output by the µPD75518(A) are active-low and have an accuracy of 14 bits. This pulse signal is applicable for electronic tuning and control of a DC motor when it is integrated by an external low-pass filter and is converted to analog voltage. (See **Fig. 4-33**.)

The PWM pulse signal is generated by combining the basic period determined by  $2^{10}$ /fx and the secondary period by  $2^{15}/f$ x so that the time constant of the external low-pass filter can be decreased. Table 4-8 lists the basic and secondary periods by oscillator frequency.

> $fx = 6.0$  MHz 171  $\mu$ s 5.46 ms  $fx = 4.19$  MHz 244  $\mu$ s 7.81 ms Basic period  $(2^{10}/f_X)$ Secondary period  $(2^{15}/f_X)$

**Table 4-8 Basic and Secondary Periods**

The low-level width of a PWM pulse depends on the 14-bit modulo latch value. The upper 8 bits of the modulo latch are transferred from the 8 bits of MODH, and the lower 6 bits of the latch are transferred from the upper 6 bits of MODL.

When the PWM pulse signal is converted to analog form, the voltage level of the analog output is obtained as follows:

 $V_{AN} = V_{ref} \times \frac{Value\ of\ modulo\ latch}{2^{14}}$ 

Vref: Reference voltage of external switching circuitry

To prevent an incorrect PWM pulse from being output by unstable modulo latch data being rewritten, the  $\mu$ PD75518(A) allows correct data to be written in MODH and MODL beforehand with 8-bit manipulation instructions, then in the 14-bit data which is to be transferred to the modulo latch at one time. This transfer is referred to as reloading, and it is controlled by TPGM3. If TPGM3 is 0, reloading is disabled, and if it is 1, reloading is enabled. Follow the procedure below to rewrite the modulo latch contents:

- (i) Clear TPGM3 to disable reloading.
- (ii) Change the MODH and MODL contents.
- (iii) Set TPGM3 to enable reloading.
- **Cautions 1. If the modulo register H (MODH) is set to 0, the PWM pulse generator cannot function normally. So be sure to set MODH to a value from 1 to 255.**
	- **2. If the lower 2 bits of the modulo register L (MODL) is read, the read result is unpredictable.**
	- **3. If the modulo latch is changed in a shorter period than the PWM pulse basic period 210/fX (171** <sup>µ</sup>**s: at 6.0 MHz or 244** <sup>µ</sup>**s: at 4.19 MHz), PWM pulses do not change.**

## **Example** Decrease analog output voltage to the lowest level, then increase it to the highest level.



# **(5) Static output to the PPO pin**

When pulse output is unnecessary, the PPO pin can be used as normal static output. In this case, the output data is set in TPGM4 with TPGM5 being set to 0 and TPGM7 to 1.





**Note** At 4.19 MHz:  $2^{15}/f_x = 7.81$  ms





### **4.8 SERIAL INTERFACE (CHANNEL 0)**

The  $\mu$ PD75518(A) has two channels of serial interface: Channel 0 and channel 1. Table 4-9 lists the differences between channel 0 and channel 1.



### **Table 4-9 Differences between Channel 0 and Channel 1**

### **4.8.1 Serial Interface (Channel 0) Functions**

The clock synchronous 8-bit serial interface is contained in the  $\mu$ PD75518(A) and has four modes. The functions of the four modes are outlined below.

### • **Operation halt mode**

This mode is used when serial transfer is not performed. This mode reduces power consumption.

### • **Three-wire serial I/O mode**

In this mode, 8-bit data is transferred through three lines: Serial clock (SCK0), serial output (SO0), and serial input (SI0).

The three-wire serial I/O mode allows full-duplex transmission, so data transfer can be performed at higher speed.

The user can choose 8-bit data transfer starting with the MSB or LSB, so devices starting with either the MSB or LSB can be connected.

The three-wire serial I/O mode enables connections to be made with the 75X series, 78K series, and many other types of peripheral I/O devices.

### • **Two-wire serial I/O mode**

In this mode, 8-bit data is transferred through two lines: Serial clock (SCK0) and serial data bus (SB0 or SB1). By controlling output levels on the two lines by software, communication with multiple devices is enabled.

The output levels of SCK0 and SB0 (or SB1) can be controlled by software, so the user can match an arbitrary transfer format. This means that a line that has been required for handshaking to connect multiple lines can be eliminated for more efficient I/O port utilization.

### • **Serial bus interface (SBI) mode**

In this mode, communication with multiple devices can be performed using two lines: Serial clock (SCK0) and serial data bus (SB0 or SB1).

This mode conforms to the NEC serial bus format.

In this mode, the transmitter can output, on the serial data bus, an address for selecting a device subject to serial communication, commands directed to the remote device, and data. The receiver can identify an address, commands, and data from received data by hardware. This function enables more efficient I/O port utilization as in the case of the two-wire serial I/O mode. In addition, this function can simplify the serial interface control portion of an application program.

### **4.8.2 Configuration of Serial Interface (Channel 0)**

Fig. 4-34 shows the block diagram of the serial interface (channel 0).



**Fig. 4-34 Block diagram of the Serial Interface (Channel 0)**

**85**

### **4.8.3 Register Functions**

### **(1) Serial operation mode register 0 (CSIM0)**

Fig. 4-35 shows the format of serial operation mode register 0 (CSIM0).

CSIM0 is an 8-bit register which specifies a serial interface (channel 0) operation mode, serial clock, wakeup function, and so forth.

CSIM0 is manipulated using an 8-bit memory manipulation instruction. The higher three bits can be manipulated bit by bit. Each bit can be manipulated using its name.

Each bit may or may not allow read and/or write operation. (See **Fig. 4-35**.) Bit 6 allows bit test operation only; any data written to this bit is invalid.

When the RESET signal is input, this register is set to 00H.



### **Fig. 4-35 Format of Serial Operation Mode Register 0 (CSIM0) (1/3)**

**Remark** (R) : Read only (W): Write only

### **Fig. 4-35 Format of Serial Operation Mode Register 0 (CSIM0) (2/3)**

### **Serial clock selection bit (W)**



**Note** The values in parentheses are for  $fx = 4.19$  MHz or 6.0 MHz.

### **Serial interface operation mode selection bit (W)**



#### **Remark** ×: Don't care

#### **Wake-up function specification bit (W)**



**Caution When WUP = 1 is set during BUSY signal output, BUSY is not released. In the SBI mode, the BUSY signal is output until the next falling edge of the serial clock (SCK0) appears after release of BUSY is directed. Before setting WUP = 1, be sure to confirm that the SB0 (or SB1) pin is high after releasing BUSY.**

### **Fig. 4-35 Format of Serial Operation Mode Register 0 (CSIM0) (3/3)**

### **Signal from address comparator (R)**



**Note** COI can be read only before serial transfer is started or after serial transfer is completed. An undefined value may be read during transfer.

COI data written by an 8-bit manipulation instruction is ignored.

### **Serial interface operation enable/disable specification bit (W)**



### **Remarks 1.** Each mode can be selected by setting CSIE0, CSIM03, and CSIM02.



**2.** The P01/SCK0 pin assumes the following state according to the setting of CSIE0, CSIM01, and CSIM00:



**Remarks 3.** When clearing CSIE0 during serial transfer, use the following procedure:

- 1 Disable interrupts by clearing the interrupt enable flag.
- 2 Clear CSIE0.
- 3 Clear the interrupt request flag.
- Examples 1.  $f\sqrt{2^4}$  is selected as the serial clock, serial interrupt IRQCSI0, is generated each time serial transfer is completed, and serial transfer is performed in the SBI mode with the SB0 pin used as the serial data bus. SEL MB15 ; or CLR1 MBE MOV XA, #10001010B MOV CSIM0, XA  $:$  CSIM0  $\leftarrow$  10001010B
	- **2.** Serial transfer dependent on the contents of CSIM0 is enabled.



SET1 CSIE0

### **(2) Serial bus interface control register (SBIC)**

Fig. 4-36 shows the format of the serial bus interface control register (SBIC). SBIC is an 8-bit register consisting of bits for controlling the serial bus and flags for indicating the states of input data from the serial bus. SBIC is used mainly in the SBI mode. SBIC is manipulated using a bit manipulation instruction. SBIC cannot be manipulated using a 4-bit or 8-bit memory manipulation instruction.

Each bit may or may not allow read and/or write operation. (See **Fig. 4-36**.)

When the RESET signal is input, this register is set to 00H.

#### **Caution Only the following bits can be used in the three-wire and two-wire serial I/O modes:**

- **Bus release trigger bit (RELT): Sets the SO0 latch.**
- **Command trigger bit (CMDT): Clears the SO0 latch.**



#### **Fig. 4-36 Format of Serial Bus Interface Control Register (SBIC) (1/3)**



(W) : Write only

(R/W): Read/write

### **Fig. 4-36 Format of Serial Bus Interface Control Register (SBIC) (2/3)**

#### **Bus release trigger bit (W)**



### **Caution Never clear SB0 (or SB1) during serial transfer. Be sure to clear SB0 (or SB1) before or after serial transfer.**

#### **Command trigger bit (W)**



### **Caution Never clear SB0 (or SB1) during serial transfer. Be sure to clear SB0 (or SB1) before or after serial transfer.**

#### **Bus release detection flag (R)**



### **Command detection flag (R)**



### **Acknowledge trigger bit (W)**

When set after transfer, ACK is output in phase with the next SCK0. After ACK signal output, this bit is automatically cleared to 0. ACKT

### **Cautions 1. Never set ACKT before or during serial transfer.**

- **2. ACKT cannot be cleared by software.**
- **3. Before setting ACKT, set ACKE = 0.**

#### **Acknowledge enable bit (R/W)**



### **Fig. 4-36 Format of Serial Bus Interface Control Register (SBIC) (3/3)**

### **Acknowledge detection flag (R)**



### **Busy enable bit (R/W)**



**Examples 1.** A command signal is output.



**2.** RELD and CMDD are tested to identify the types of received data and the types of processing accordingly.

By setting WUP = 1, this interrupt routine is processed only when an address match is found.



### **(3) Shift register (SIO0)**

Fig. 4-37 shows the configuration of peripheral hardware of shift register 0. SIO0 is an 8-bit register which performs parallel-serial conversion and serial transfer (shift) operation in phase with the serial clock. Serial transfer is started by writing data to SIO0.

In tansmission, data written to SIO0 is output on the serial output (SO0) or serial data bus (SB0/SB1). In reception, data is read from the serial input (SI0) or SB0/SB1 into SIO0.

Data can be read from or written to SIO0 by using an 8-bit manipulation instruction.

When the RESET signal is entered during operation, the value of SIO0 is undefined. When the RESET signal is entered in the standby mode, the value of SIO0 is preserved.

Shift operation is stopped after 8-bit transmission or reception is completed.



**Fig. 4-37 Peripheral Hardware of Shift Register 0**

The timing for reading SIO0 and start of serial transfer (writing to SIO0) is as follows:

- When the serial interface operation enable/disable bit (CSIE0) = 1. However, the case where CSIE0 is set to 1 after data is written to the shift register 0 is excluded.
- When the serial clock is masked after 8-bit serial transfer
- $\cdot$  SCK0 is high.

### **(4) Slave address register (SVA)**

The slave address register (SVA) has the two functions described below. SVA is manipulated using an 8-bit manipulation instruction. SVA allows only write operation. When the RESET signal is entered, the value of SVA is undefined. However, the value of SVA is preserved when the RESET signal is entered in the standby mode.

### • **Slave address detection**

### **[In the SBI mode]**

SVA is used when the  $\mu$ PD75518(A) is connected as a slave device to the serial bus. SVA is an 8-bit register for a slave to set its slave address (number assigned to it). The master outputs a slave address to the connected slaves to select a particular slave. Two data values (a slave address output from the master and the value of SVA) are compared with each other by the address comparator. If a match is found, the slave is selected.

At this time, bit 6 (COI) of serial operation mode register 0 (CSIM0) is set to 1.

**Cautions 1. Slave selection or nonselection state is detected by detecting a match for a slave address received after bus release (in the state of RELD = 1).**

> **For this match detection, an address match interrupt (IRQCSI0) generated when WUP is set to 1 is usually used. So detect selection/nonselection state by slave address when WUP is set to 1.**

**2. When detecting selection/nonselection state without using an interrupt when WUP is 0, do not use the address match detection method. Instead, use transfer of commands set in advance in a program.**

#### • **Error detection**

**[In the two-wire serial I/O mode or SBI mode]**

SVA detects an error in either of the following cases:

- When addresses, commands, or data is transferred with the  $\mu$ PD75518(A) operating as the master
- When data is transferred with the  $\mu$ PD75518(A) operating as a slave

#### **4.8.4 Signals**

Table 4-10 lists signals. Fig. 4-38 to 4-43 show operations of signals and flags.

# **Table 4-10 Various Signals (1/2)**





**Notes 1.** When WUP = 0, IRQCSI0 is always set on the 9th rising edge of  $\overline{SCKO}$ .

When WUP = 1, IRQCSI0 is set on the 9th rising edge of  $\overline{SCK0}$  only if a received address matches the value of the slave address register (SVA).

 **2.** If the BUSY state is present, data transfer is started after the READY state is set.



**Fig. 4-38 Operations of RELT, CMDT, RELD, and CMDD (Master)**

**Fig. 4-39 Operations of RELT, CMDT, RELD, and CMDD (Slave)**



**Caution Do not set the ACKT until the transfer is completed.**

#### **Fig. 4-41 Operation of ACKE**



#### **(a) When ACKE = 1 at time of transfer completion**

**(b) When ACKE is set after transfer completion**



### **(c) When ACKE = 0 at time of transfer completion**



#### **(d) When ACKE = 1 period is too short**



When ACKE is set or cleared during this period and  $ACKE = 0$  at the falling edge of  $\overline{SCKO}$ 

**Fig. 4-42 Operation of ACKD**



### **(a) When ACK signal is output during ninth SCK0 clock**

### **(b) When ACK signal is output after ninth SCK0 clock**



### **(c) Clear timing for case where start of transfer is requested during BUSY**







### **4.8.5 Serial Interface (Channel 0) Operation**

### **(1) Operation halt mode**

The operation halt mode is used when serial transfer is not performed. This mode reduces power consumption.

The shift register 0 does not perform shift operation in this mode, so the shift register can be used as a normal 8-bit register. When the RESET signal is entered, the operation halt mode is set.

The P02/SO0/SB0 pin and P03/SI0/SBI pin function as input-only port pins. The P01/SCK0 pin can be used as an input port pin by setting the serial operation mode register 0.

### **(2) Three-wire serial I/O mode operations**

The three-wire serial I/O mode is compatible with other modes used in the 75X series,  $\mu$ PD7500 series, and 78K series.

Communication is performed using three lines: Serial clock (SCK0), serial output (SO0), and serial input (SI0).

### **(a) Communication operation**

The three-wire serial I/O mode transfers data, with eight bits as one block. Data is transferred bit by bit in phase with the serial clock.

The shift register performs shift operation on the falling edge of the serial clock (SCK0). Transmit data is latched on the SO0 latch, and is output on the SO0 pin. Receive data applied to the SI0 pin is latched in the shift register 0 on the rising edge of SCK0.

When eight bits have been transferred, shift register 0 operation automatically terminates setting the interrupt request flag (IRQCSI0).



**Fig. 4-44 Timing of Three-Wire Serial I/O Mode**

The SO0 pin becomes a CMOS output and outputs the state of the SO0 latch. So the output state of the SO0 pin can be manipulated by setting the RELT bit and CMDT bit. However, this manipulation must not be performed during serial transfer.

The output state of the SCK0 pin can be controlled by manipulating the P01 output latch in the output mode (internal system clock mode). (See **Section 4.8.7**.)

### **(b) Switching between MSB and LSB as the first transfer bit**

The three-wire serial I/O mode has a function that can switch between the MSB and LSB as the first bit of transfer.

Fig. 4-45 shows the configuration of shift register 0 (SIO0) and internal bus. As shown in Fig. 4-45, read or write operation can be performed by switching between the MSB and LSB.

This switching can be specified using bit 2 of serial operation mode register 0 (CSIM0).



**Fig. 4-45 Transfer Bit Switching Circuit**

The first bit is switched by changing the order of data bits written to shift register 0 (SIO0). The shift operation order of SIO0 is always the same.

Accordingly, the first bit must be switched between the MSB and LSB before writing data to the shift register 0.

### **(3) Two-wire serial I/O mode**

The two-wire serial I/O mode can be made compatible with any communication format by programming. In this mode, communication is basically performed using two lines: Serial clock (SCK0) and serial data input/output (SB0 or SB1).

### **(a) Communication operation**

The two-wire serial I/O mode transfers data, with eight bits as one block. Data is transferred bit by bit in phase with the serial clock.

The shift register 0 performs shift operation on the falling edge of the serial clock (SCK0). Transmit data is latched on the SO0 latch, and is output on the SB0/P02 pin or SB1/P03 pin starting with the MSB. Receive data applied to the SB0 pin or SB1 pin is latched in the shift register on the rising edge of SCK<sub>0</sub>.

When eight bits have been transferred, shift register 0 operation automatically terminates setting the interrupt request flag (IRQCSI0).



**Fig. 4-46 Timing of Two-Wire Serial I/O Mode**

The SB0 or SB1 pin becomes an N-ch open-drain I/O when specified as the serial data bus, so the voltage level on that pin must be pulled up externally.

The state of the SO0 latch is output on the SB0 or SB1 pin, so the SB0 or SB1 pin output states can be controlled by setting the RELT or CMDT bit.

However, this operation must not be performed during serial transfer.

The output state of the  $\overline{SCKO}$  pin can be controlled by manipulating the P01 output latch in the output mode (internal system clock mode). (See **Section 4.8.7**.)

### **(4) SBI mode operation**

The SBI (serial bus interface) is a high-speed serial interface that conforms to the NEC serial bus format. To allow communication with multiple devices on a single-master and high-speed serial bus using two signal lines, the SBI has a bus configuration function added to the clock synchronous serial I/O method. So the SBI can reduce ports and wires on boards when multiple microcomputers and peripheral ICs are used to configure a serial bus.

Fig. 4-47 is an example of the SBI system configuration.



**Fig. 4-47 Example of SBI System Configuration**

- **Cautions 1. In the SBI mode, the serial data bus pin SB0 (or SB1) is an open-drain output. So the serial data bus line is placed in the wired OR state. A pull-up resistor is required for the serial data bus line.**
	- **2. To switch between the master and slave, a pull-up resistor is required also for the serial clock line (SCK0), because SCK0 input/output switching is performed between the master and slave asynchronously.**

### **(a) SBI functions**

### **• Address/command/data identification function**

Serial data is classified into three types: Address, command, and data.

### **• Address-based chip select function**

The master selects a chip by address transfer.

### **• Wake-up function**

A slave can easily check address reception (for chip select identification) with the wake-up function. This function can be set or released by software.

When the wake-up function is set, an interrupt (IRQCSI0) is generated when a match address is received. For this reason, in communication with multiple devices, a CPU other than a selected slave can operate independently of serial communication.

### **• Acknowledge signal (ACK) control function**

The acknowledge signal, which is used to confirm the reception of serial data, can be controlled.

### **• Busy signal (BUSY) control function**

The busy signal, which is used to post the busy state of a slave, can be controlled.

#### **Fig. 4-48 Timing of SBI Transfer**



### **(b) Communication operation**

In the SBI mode, the master usually selects a slave device to communicate with from multiple devices by outputting the address of the slave in the serial bus.

After selecting a device to communicate with, the master exchanges commands and data with the slave device, thus establishing serial communication.

Fig. 4-49 to 4-52 show the timing charts of data communication operations.

In the SBI mode, the shift register 0 performs shift operation on the falling edge of the serial clock (SCK0). Transmit data is held on the SO0 latch, and is output on the SB0/P02 or SB1/P03 pin starting with the MSB. Receive data applied to the SB0 (or SB1) pin is latched in the shift register 0 on the rising edge of SCK0.

#### **Fig. 4-49 Address Transmission from Master Device to Slave Device (WUP = 1)**



MEC





MEC

### **Fig. 4-51 Data Transmission from Master Device to Slave Device**



**NEC**




**NEC** 

## **4.8.6 Transfer Start in Each Mode**

In each of the three-wire serial I/O, two-wire serial I/O, and SBI modes, serial transfer is started by writing transfer data in shift register 0 (SIO0). However, the following two conditions must be satisfied:

- The serial interface operation enable/disable bit (CSIE0) is set to 1.
- The internal serial clock is not operating after 8-bit serial transfer, or SCK0 is high.

## **Caution Transfer cannot be started by setting CSIE0 to 1 after writing data to the shift register 0.**

When eight bits have been transferred, serial transfer automatically terminates setting the interrupt request flag (IRQCSI0).

# **[In the two-wire serial I/O mode]**

**Caution The N-ch transistor needs to be turned off when data is received. So FFH must be written to SIO0 beforehand.**

**[In the SBI mode]**

**Cautions 1. The N-ch transistor needs to be turned off when data is received. So FFH must be written to SIO0 beforehand.**

> **However, when the wake-up function specification bit (WUP) is set to 1, the N-ch transistor is always off. So FFH need not be written to SIO0 beforehand for reception.**

- **2. If data is written to SIO0 when the slave is busy, the data is not lost. Transfer is started when the busy state is released and input to SB0 (or SB1) goes high.**
- **Example** When RAM data specified by the HL register is transferred to SIO0, SIO0 data is loaded into the accumulator at the same time, and serial transfer is started.



# **4.8.7 Manipulation of SCK0 Pin Output**

The SCK0/P01 pin has a built-in output latch, so that this pin allows static output by software manipulation in addition to normal serial clock output.

The number of SCK0s can be software-set arbitrarily by manipulating the P01 output latch. (The SO0/SB0/ SB1 pin is controlled by manipulating the RELT and CMDT bits of SBIC.)

The procedure for manipulating SCK0/P01 pin output is explained below.

- 1 Set serial operation mode register 0 (CSIM0) (SCK0 pin: output mode). When serial transfer is halted, SCK0 from the serial clock control circuit is set to 1.
- 2 Manipulate the P01 output latch by using a bit manipulation instruction.

**Example** To output one clock cycle on the SCK0/P01 pin by software







The P01 output latch is mapped to bit 1 of address FF0H. A RESET signal sets the P01 output latch to 1.

**Cautions 1. During normal serial transfer, the P01 output latch must be set to 1.**

**2. The P01 output latch cannot be addressed by specifying PORT0.1 (as described below). The address of the latch (0FF0H.1) must be coded in the operand of an instruction directly. However, MBE = 0 (or MBE = 1, MBS = 15) must be specified before the instruction is executed.**

```
CLR1 PORT0.1 Not allowed
SET1 PORT0.1
CLR1 0FF0H.1
               Allowed
SET1 0FF0H.1
```
# **4.9 SERIAL INTERFACE (CHANNEL 1)**

## **4.9.1 Serial Interface (Channel 1) Functions**

The  $\mu$ PD75518(A) has two modes. The functions of the two modes are outlined below.

# • **Operation halt mode**

This mode is used when serial transfer is not performed. This mode reduces power consumption.

# • **Three-wire serial I/O mode**

8-bit data transfer is performed using three lines: Serial clock (SCK1), serial output (SO1), and serial input (SI1).

The three-wire serial I/O mode allows full-duplex transmission, so data transfer can be performed at higher speed.

Eight-bit data transfer always starts the MSB.

The three-wire serial I/O mode enables connections to be made with the 75X series, 78K series, and many other types of peripheral I/O devices.

# **4.9.2 Serial Interface (Channel 1) Configuration**

Fig. 4-54 shows the block diagram of the serial interface (channel 1).



# **Fig. 4-54 Block Diagram of the Serial Interface (Channel 1)**

**NEC** 

## **4.9.3 Register Functions**

## **(1) Serial operation mode register 1 (CSIM1)**

Fig. 4-55 shows the format of serial operation mode register 1 (CSIM1).

CSIM1 is an 8-bit register which specifies a serial interface (channel 1) operation mode and serial clock. CSIM1 is manipulated using an 8-bit memory manipulation instruction. Only the high-order one bit can be manipulated independently. Each bit can be manipulated using its name. When the RESET signal is input, this register is set to 00H.





#### **Remark** (W): Write only

#### **Serial clock selection bit (W)**



**Note** The values at 4.19 MHz and 6.0 MHz are indicated in parentheses.

## **Serial interface operation enable/disable specification bit (W)**



**Caution Be sure to write 0 in bits 2 to 6 of the serial operation mode register 1 (CSIM1).**

**Example** To select  $f_x/2^4$  as the serial clock, and set the serial transfer end flag EOT to 1 each time serial transfer terminates

> SEL MB15 ; or CLR1 MBE MOV XA, #10000010B MOV CSIM1, XA  $:$  CSIM1  $\leftarrow$  10000010B

# **(2) Shift register 1 (SIO1)**

SIO1 is an 8-bit register which performs parallel-serial conversion and serial transfer (shift) operation in phase with the serial clock.

Serial transfer is started by writing data to SIO1. The MSB is used as the first bit of transfer.

In tansmission, data written to SIO1 is output on the serial output (SO1). In reception, data is read from the serial input (SI1) into SIO1.

Data can be read from or written to SIO1 using an 8-bit manipulation instruction.

When the RESET signal is entered during operation, the value of SIO1 is undefined. When the RESET signal is entered in the standby mode, the value of SIO1 is preserved.

Shift operation is stopped after 8-bit transmission or reception is completed.

The timing for reading SIO1 and start of serial transfer (writing to SIO1) is as follows:

- When the serial interface operation enable/disable bit (CSIE1) is set to 1. However, the case where CSIE1 is set to 1 after data is written to the shift register 1 is excluded.
- When the serial clock is masked after 8-bit serial transfer
- When SCK1 is high

# **4.9.4 Serial Interface (Channel 1) Operation**

# **(1) Operation halt mode**

The operation halt mode is used when serial transfer is not performed, which is set by setting 0 in CSIE1. This mode reduces power consumption.

Shift register 1 does not perform shift operation in this mode, so the shift register can be used as a normal 8-bit register.

When the RESET signal is entered, the operation halt mode is set. The P82/SO1 pin and P83/SI1 pin function as input-only port pins. The P81/SCK1 pin can be used as an input port pin by setting serial operation mode register 1.

# **(2) Three-wire serial I/O mode operations**

The three-wire serial I/O mode is compatible with other modes used in the 75X series,  $\mu$ PD7500 series, and 78K series. This mode is set by setting CSIE1 to 1.

Communication is performed using three lines: Serial clock (SCK1), serial output (SO1), and serial input (SI1).

The three-wire serial I/O mode transfers data with eight bits as one block. Data is transferred bit by bit in phase with the serial clock.

Shift register 1 performs shift operation on the falling edge of the serial clock  $(SCK1)$ . Transmit data is latched on the SO1 latch, and is output on the SO1 pin. Receive data applied to the SI1 pin is latched in the shift register 1 on the rising edge of SCK1.

When eight bits have been transferred, operation of shift register 1 automatically terminates setting the serial transfer end flag (EOT).

Setting the serial transfer and flag (EOT) cannot release the standby function.



**Fig. 4-56 Timing of the Three-Wire Serial I/O Mode**

**Example** To transfer the RAM data specified by the HL register pair to SIO1, load the SIO1 data to the accumulator, and start serial transfer:



# **4.10 A/D CONVERTER**

The µPD75518(A) contains an 8-bit analog/digital (A/D) converter that has eight analog input channels (AN0 to AN7).

The A/D converter employs the successive-approximation method.

#### **(1) Configuration of the A/D converter**

Fig. 4-57 shows the configuration of the A/D converter.





#### **(2) Pins of the A/D converter**

#### **(a) AN0 to AN7**

AN0 to AN7 are the input pins for eight analog signal channels. Analog signals subject to A/D conversion are applied to these pins.

The A/D converter contains a sample-and-hold circuit, and analog input voltages are internally maintained during A/D conversion.

#### **(b) AVREF, AVSS**

A reference voltage for the A/D converter is applied to these pins. By using an applied voltage across AVREF and AVss, signals applied to AN0 to AN7 are converted to digital signals.

AVss must be always Vss.

#### **(3) A/D conversion mode register**

The A/D conversion mode register (ADM) is an 8-bit register which operates as follows:

- Selects analog input channels.
- Selects comparator bias voltage. **Note**
- Directs the start of conversion and detects the completion of conversion.

ADM is set with an 8-bit manipulation instruction.

Bit 2 (EOC) and bit 3 (SOC) can be manipulated on a bit-by-bit basis.

The generation of a RESET signal initializes ADM to 04H. That is, only EOC is set to 1, with all bits cleared to 0.

Note If the reference voltage (AVREF) of the A/D converter does not exceed 0.65V<sub>DD</sub>, the accuracy of conversion may be lowered. To correct such lowered accuracy, selecting comparator bias voltage is provided.



#### **Fig. 4-58 Format of the A/D Conversion Mode Register**

Caution A/D conversion is started a maximum of  $2^4$ /fx seconds (2.67  $\mu$ s at fx = 6.0 MHz)<sup>Note</sup> after SOC **is set. (For details, see item (5).)**

**Note**  $2^4$ /fx seconds = 3.81  $\mu$ s for fx = 4.19 MHz

## **(4) SA register (successive approximation register)**

The SA register is an 8-bit register to hold the result of A/D conversion in successive approximation. SA is read with an 8-bit manipulation instruction. No data can be written to SA by software. The generation of a RESET signal makes SA undefined.

SA is mapped to address FDAH.

## **(5) A/D converter operation**

Analog input signals subject to A/D conversion are specified by setting bits 6, 5, and 4 in the A/D conversion mode register (ADM6, ADM5, and ADM4). Comparator bias voltage selection is specified by setting bit 1 in the A/D conversion mode register (ADM1).

A/D conversion is started by setting bit 3 (SOC) of ADM to 1. After that, SOC is automatically cleared to 0. A/D conversion is performed by hardware using the successive-approximation method. The resultant 8-bit data is loaded into the SA register. Upon completion of A/D conversion, ADM bit 2 (EOC) is set to 1. Fig. 4-59 shows the timing chart of A/D conversion.

The A/D converter is used as follows:

- 1 Select analog input channels and comparator bias voltage (by setting ADM6, ADM5, ADM4, and ADM1).
- 2 Direct the start of A/D conversion (by setting SOC).
- 3 Wait for the completion of A/D conversion (wait for EOC to be set or wait using a software timer).
- (4) Read the result of A/D conversion (read the SA register).

#### **Cautions 1. 1 and 2 above can be performed at the same time.**

2. There is a delay of up to  $2^4$ /fx seconds (fx = 6.0 MHz: 2.67  $\mu$ s, or fx = 4.19 MHz: 3.81  $\mu$ s) from **the setting of SOC to the clearing of EOC after A/D conversion is started. EOC must be tested when a time indicated in Table 4-11 has elapsed after the setting of SOC. Table 4-11 also indicates A/D conversion times.**

| Setting values of SCC, PCC |                  |                  |                  | A/D conversion time             | Wait time from SOC setting | Wait time from SOC setting<br>to A/D conversion comple- |  |
|----------------------------|------------------|------------------|------------------|---------------------------------|----------------------------|---------------------------------------------------------|--|
| SCC <sub>1</sub>           | SCC <sub>0</sub> | PCC <sub>1</sub> | PCC <sub>0</sub> |                                 | to EOC test                | tion                                                    |  |
| 0                          | 0                | 0                | 0                | $168/fx s^{\textbf{Note}}$      | Waiting not required       | 3 machine cycles                                        |  |
|                            |                  | $\Omega$         |                  | $(28.0 \ \mu s/fx = 6.0 \ MHz)$ | 1 machine cycle            | 11 machine cycles                                       |  |
|                            |                  |                  | 0                |                                 | 2 machine cycles           | 21 machine cycles                                       |  |
|                            |                  |                  |                  |                                 | 4 machine cycles           | 42 machine cycles                                       |  |
| $\mathbf{0}$               |                  | $\times$         | $\times$         |                                 | Waiting not required       | Waiting not required                                    |  |
|                            | $\times$         | $\times$         | X                | Conversion stopped              |                            |                                                         |  |

**Table 4-11 Setting of SCC and PCC**

**Note** 40.1  $\mu$ s for fx = 4.19 MHz

**Remark** ×: Don't care





**Note** 28.0  $\mu$ s (for fx = 6.0 MHz) or 40.1  $\mu$ s (for fx = 4.19 MHz)

Fig. 4-60 shows the relationship between analog input voltages and 8-bit digital data obtained by A/D conversion.





Analog input voltage (V)

## **(6) Notes on the standby mode**

The A/D converter operates with the main system clock. So its operation stops in the STOP mode, or when the subsystem clock is used, in the HALT mode. A current flows through the AVREF pin even when the A/D converter is stopped, so that the current must be stopped to reduce overall system power consumption. Since the P113 pin has a higher drive capability than the other ports, it can supply voltage to the AVREF pin directly.

In this case, however, the actual AVREF voltage does not provide precision. This means that the value resulting from conversion does not provide precision and can be used only for relative comparison. In the standby mode, outputting a low on the P113 can reduce power consumption.





**Note** The drive capability of P-ch is higher than that of other ports.

#### **(7) Other notes on use**

## **(a) AN0 to AN7 input range**

Specified voltages must be applied to AN0 to AN7 inputs. If a voltage higher than V<sub>DD</sub> or lower than Vss is applied even when the maximum absolute rating is not exceeded, the conversion result for an associated channel becomes unpredictable. In addition, the conversion results for other channels may be affected.

# **(b) Noise protection**

To maintain 8-bit resolution, the user should pay attention to noise that may be applied to the AVREF, and AN0 to AN7 pins. Noise adversely affects operation to a greater extent when the analog input source has a higher output impedance. As shown in Fig. 4-62, a capacitor should be externally connected.



**Fig. 4-62 Analog Input Pin Connection**

## **(c) AN4/P150 to AN7/P153 pins**

The analog input pins (AN4 to AN7) are also used for an input port (PORT15).

When any of AN4 to AN7 is selected for A/D conversion, no input instruction must be executed for PORT15 during A/D conversion. Otherwise, the accuracy of conversion may deteriorate. If a digital pulse signal is applied to a pin adjacent to a pin being used for A/D conversion, an expected

A/D conversion value may not be obtained because of coupling noise.

So no digital pulse signal should be applied to the adjacent pin being used for A/D conversion.

#### **4.11 BIT SEQUENTIAL BUFFER: 16 BITS**

The bit sequential buffer is special data memory for bit manipulations. In particular, the buffer allows bit manipulations to be performed very easily by sequentially changing address and bit specifications. So the buffer is useful in processing long data bit by bit.

This data memory consists of 16 bits, and allows pmem.@L addressing with a bit manipulation instruction and also allows indirect bit specification using the L register. In this case, only by incrementing or decrementing the L register in a program loop, the bit to be manipulated can be sequentially shifted for continued processing.







Data can also be manipulated using direct addressing. The buffer can be used for applications such as continuous 1-bit data input or output operations by combining direct 1-bit, 4-bit, and 8-bit addressing with pmem.@L addressing. In 8-bit manipulation, the higher eight bits or lower eight bits can be manipulated by specifying BSB0 or BSB2.





# **5. INTERRUPT FUNCTION**

The  $\mu$ PD75518(A) has nine interrupt sources and can handle multiple interrupts with a priority. The  $\mu$ PD75518(A) is also provided with two features for accepting testable interrupts.



#### **Table 5-1 Interrupt Sources**

**Notes 1.** The priority is used when two or more interrupt requests are issued at a time. **2.** See **(3)** in **Section 5.2** for details on INT2.

The following functions are provided for the interrupt control circuit of the  $\mu$ PD75518(A).

- (a) Vectored interrupt function under hardware control which can determine whether to accept an interrupt by an interrupt enable flag (IExxx) and the interrupt master enable flag (IME)
- (b) Any interrupt start address can be set.
- (c) Multiple interrupt function which can specify the priority by the interrupt priority specification register (IPS)
- (d) Test function of an interrupt request flag (IRQ $\times\times\times$ ) (The software can confirm that an interrupt occurred.)
- (e) Release of the standby mode (Interrupts released by an interrupt enable flag can be selected.)

#### **5.1 CONFIGURATION OF THE INTERRUPT CONTROL CIRCUIT**

The interrupt control circuit of the µPD75518(A) is configured as shown in Fig. 5-1. Each hardware item is mapped in the data memory space.



Falling edge detection circuit

IM2

KR7/P73

µ**PD75518(A)**  $\mu$ PD75518(A)

MEC

# **5.2 HARDWARE OF THE INTERRUPT CONTROL CIRCUIT**

## **(1) Interrupt request flag and interrupt enable flag**

NFC

The following nine interrupt request flags ( $IRQxxx$ ) corresponding to the interrupt sources are available.



The interrupt request flag is set to 1 when an interrupt request is issued, and is automatically cleared to 0 when the CPU is interrupted. Since the IRQBT and IRQ4 share the vector address, the clear operation varies. (See **Section 5.5**.)

The following nine interrupt request flags (IE×××) corresponding to the interrupt request flags are available.



When an interrupt request flag is set, the interrupt enable flag corresponding to that interrupt request flag enables the request interrupt. When an interrupt request flag is cleared, the interrupt enable flag corresponding to that interrupt request flag disables the interrupt.

When an interrupt request flag is set and its corresponding interrupt enable flag enables the requested interrupt, a vectored interrupt request (VRQn) is issued. This signal is also used for releasing the standby mode.

The interrupt request flags and interrupt enable flags are manipulated with bit manipulating instructions and 4-bit memory manipulation instructions. When a bit manipulation instruction is used, the flags can always be manipulated directly irrespective of the MBE setting. The interrupt enable flags are manipulated with EI IE××× and DI IE××× instructions. An SKTCLR instruction is normally used to test an interrupt request flag.



When an interrupt request flag is set with an instruction, a vectored interrupt is executed irrespective of whether an interrupt occurs.

When a RESET signal is generated, an interrupt request flag and its corresponding interrupt enable flag are cleared and all interrupts are disabled.



#### **Table 5-2 Set Signals of Interrupt Request Flags**

#### **(2) Configurations of INT0, INT1, and INT4 pins**

(a) As shown in Fig. 5-2 (a), INT0 is configured as an external interrupt pin that enables detection edge selection.

In addition, the INT0 pin is provided with a noise elimination function using a sampling clock. The noise eliminator eliminates pulses narrower than two-sampling-clock-cycle pulses (2tcy<sup>Note</sup> or 128/ fx) as noise and accepts pulses wider than as interrupt signals.

INT0 has two sampling clocks Φ and fx/64, either of which can be selected according to bit 3 (IM03) of the edge detection mode register (See **Fig. 5 - 3(a)**.)

Bits 0 and 1 (IM00 and IM01) of the edge detection mode register are used to select a detection edge. Fig. 5-3 (a) shows the format of IM0. A 4-bit memory manipulation instruction is used to set IM0. A RESET signal occurrence clears all bits to 0, and a rising edge is specified to be detected.

**Note** tcy represents a cycle time.

# **Cautions 1. Since the INT0 input is sampled with a clock, INT0 does not operate in a standby mode. 2. Input a pulse wider than two sampling clock cycles to the INT0/P10 pin. Otherwise, the**

- **pulse is suppressed as noise by the noise eliminator when the pin is used as a port.**
- (b) As shown in Fig. 5-2 (b), INT1 is configured as an external interrupt pin that enables detection edge selection.

The edge detection mode register (IM1) is used to select a detection edge.

Fig. 5-3 (b) shows the format of IM1. A 4-bit memory manipulation instruction is used to set IM1. A RESET signal occurrence clears all bits to 0, and a rising edge is specified to be detected.

(c) As shown in Fig. 5-2 (c), INT4 is configured as an external interrupt pin that enables detection of both rising and falling edges.

## **Fig. 5-2 Configurations of INT0, INT1, and INT4 Pins**

# **(a) Configuration of INT0**



## **(b) Configuration of INT1**



## **(c) Configuration of INT4**



## **Fig. 5-3 Format of Edge Detection Mode Registers**

# **(a) INT0 edge detection mode register (IM0)**



#### **(b) INT1 edge detection mode register (IM1)**



#### **(c) INT2 edge detection mode register (IM2)**



**Caution Since changing or setting the edge detection mode register may set an interrupt request flag, disable the interrupts before changing the edge detection mode register. Then clear the** interrupt request flag with a CLR1 instruction and enable the interrupts. When fx/64 is selected **as a sampling clock pulse in changing IM0, wait for 16 machine cycles after changing the mode register and clear the interrupt request flag.**

# **(3) Configuration of INT2 and KR0 to KR7 (key interrupt) pins**

Fig. 5-4 shows the configuration of INT2 and KR0 to KR7. IRQ2 is set in one of the following modes with the edge detection mode register (IM2):

## **(a) Detection of a rising edge of the INT2 pin input**

When a rising edge of the INT2 pin input is detected, IRQ2 is set.

## **(b) Detection of a falling edge of one of the KR0 to KR7 pin inputs (key interrupt)**

One of the pins KR0 to KR7 is selected to be used for interrupt input with the edge detection mode register (IM2). When a falling edge of one of input signals applied to the selected pin is detected, IRQ2 is set.

**Example** If KR4 to KR7 are selected, and the level of signals input to KR4 to KR7 are all high, a falling edge appearing on any one of these inputs sets IRQ2.

# **Caution If any of the selected pins has been input a low-level signal, a falling edge appearing on another pin does not set IRQ2.**

Fig. 5-3 (c) shows the format of IM2. A 4-bit memory manipulation instruction is used to set IM2. A RESET signal occurrence clears all bits to 0, and a rising edge is selected for INT2.





 $\mu$ PD75518(A) µ**PD75518(A)**

MEC

# **(4) Interrupt priority specification register (IPS)**

The interrupt priority specification register specifies an interrupt with a higher priority from multiple interrupts using the low-order three bits.

Bit 3, interrupt master enable flag (IME), specifies whether to disable all interrupts.

The IPS is set with a 4-bit memory manipulation instruction. Bit 3 is set with an EI instruction and reset with a DI instruction.

When a RESET signal is generated, all bits are cleared.

#### **Caution Disable interrupts before setting the IPS.**

## **Fig. 5-5 Interrupt Priority Specification Register**



# **5.3 INTERRUPT SEQUENCE**

The following flowchart shows the sequence of an interrupt.



**Notes 1.** IST1 and IST0: Interrupt status flags (Bits 3 and 2 of PSW. See **Table 5-3**.)

**2.** Each vector table must store the start address of the interrupt service program and the set values of the MBE and RBE at the start of an interrupt.

#### **5.4 MULTIPLE INTERRUPT PROCESSING CONTROL**

The  $\mu$ PD75518(A) can handle multiple interrupts by either of the following methods.

#### **(1) Multiple interrupt processing by a high-order interrupt**

In this method, the  $\mu$ PD75518(A) selects an interrupt source among multiple interrupt sources, enabling double interrupt processing.

That is, the high-order interrupt specified by the interrupt priority specification register (IPS) is enabled when the processing status is 0 or 1. Other interrupts (interrupts lower than the specified high-order interrupt) are enabled only when the status is 0. (See **Fig. 5-6** and **Table 5-3**.)



**Fig. 5-6 Multiple Interrupt Processing by a High-Order Interrupt**

**Table 5-3 Interrupt Processing Statuses of IST1 and IST0**

| IST <sub>1</sub> |                  | Processing                                           |                                                   |                                 | After acceptance |                  |  |  |
|------------------|------------------|------------------------------------------------------|---------------------------------------------------|---------------------------------|------------------|------------------|--|--|
|                  | IST <sub>0</sub> | status                                               | CPU operation                                     | Interrupts that can be accepted | IST <sub>1</sub> | IST <sub>0</sub> |  |  |
| $\mathbf{0}$     | 0                | Status 0                                             | Is processing the normal<br>program.              | All                             | 0                |                  |  |  |
| $\mathbf{0}$     |                  | Status 1                                             | Is processing a low- or high-<br>order interrupt. | Only high-order interrupts      |                  | 0                |  |  |
|                  | 0                | Status 2<br>Is processing a high-order<br>interrupt. |                                                   | No                              |                  |                  |  |  |
|                  | 1                | This status is disabled.                             |                                                   |                                 |                  |                  |  |  |

IST1 and IST0 are saved with the remaining PSW in the stack memory when an interrupt is accepted and the status of IST0 and IST1 changes to a status one level higher. When an RETI instruction is executed, the former values of IST0 and IST1 are returned.

Low- or high-order interrupt occurrence

## **(2) Multiple interrupt processing by changing the interrupt status flags**

As shown in Table 5-3, changing the interrupt status flags with the program causes multiple interrupts to be enabled. That is, when the interrupt processing program changes both IST1 and IST0 to 0 (status 0), multiple interrupt processing is enabled.

This method is used when two or more interrupts are to be enabled at a time or when the processing of three or more interrupts is to be performed.

When changing IST1 and IST0, interrupts must be disabled beforehand with a DI instruction.



Low- or high-order interrupt occurrence

Status 0

Status 0

Status 1

of IST Interrupt is enabled.

# **Fig. 5-7 Multiple Interrupt Processing by Changing the Interrupt Status Flags**

## **5.5 VECTOR ADDRESS SHARE INTERRUPT PROCESSING**

Since interrupt sources INTBT and INT4 share the vector table, the following two cases must be considered.

#### **(1) When using only one interrupt source**

The interrupt enable flag corresponding to the required interrupt source of the two interrupt sources sharing the vector table is set and the other interrupt enable flag is cleared. In this case, the enabled interrupt source (IE $\times \times$  = 1) issues an interrupt request. If this request is accepted, the corresponding interrupt request flag is reset.

#### **(2) When using both interrupt sources**

The interrupt enable flags corresponding to the two interrupt sources are set. In this case, the logical and of the interrupt request flags corresponding to the two interrupt sources is an interrupt request. Even if one or both of the interrupt request flags are set and an interrupt request is accepted, neither of the interrupt request flags is reset.

The interrupt service routine must therefore judge which interrupt source caused an interrupt. This is done by executing a DI instruction at the beginning of the interrupt service routine and checking the interrupt request flags with an SKTCLR instruction.

**Remark** When only one interrupt is enabled, its interrupt source can be clearly identified, so that the interrupt request flag is reset by hardware at acceptance of the interrupt. However, when both interrupts are enabled, the interrupt source cannot be identified, so that the interrupt request flags cannot be reset by hardware. For this reason, the interrupt request flags are checked by software to determine the interrupt source.

# **6. STANDBY FUNCTION**

To reduce the power consumption when the program is in the wait state, the  $\mu$ PD75518(A) has two standby modes, STOP and HALT.

## **6.1 SETTING OF STANDBY MODES AND OPERATION STATUSES**



#### **Table 6-1 Operation Statuses in the Standby Mode**

A STOP instruction is used to set the STOP mode, and a HALT instruction is used to set the HALT mode. (A STOP instruction sets bit 3 of PCC, and a HALT instruction sets bit 2 of PCC.) A STOP instruction or HALT instruction must always be followed by an NOP instruction.

When changing a CPU operation clock pulse with the low-order two bits of PCC, a time lag may occur from the time when PCC is rewritten to the time when the CPU clock signal is changed. When changing an operation clock pulse before the standby mode or a CPU clock signal after the standby mode is released, it is necessary to rewrite PCC and set the standby mode after the number of machine cycles required to change the CPU clock pulse elapses.

In a standby mode, the contents of all registers and data memory that are stopped during the standby mode, including general registers, flags, mode registers, and output latches, are retained.

- **Cautions 1. When the STOP mode is set, the X1 input is internally connected to GND (GND potential) to suppress leakage at the crystal oscillator circuitry. This means that the STOP mode cannot be used with a system that uses an external clock.**
	- **2. Reset all the interrupt request flags before setting the standby mode. If an interrupt source whose interrupt request flag and interrupt enable flag are both set exists, the initiated standby mode is released immediately after it is set (see Fig. 5-1). When the STOP mode is set, however, the** µ**PD75518(A) enters the HALT mode immediately after the STOP instruction is executed, then returns to the operation mode after the wait time specified by the BTM register has elapsed.**

## **6.2 RELEASE OF THE STANDBY MODES**

The STOP mode and HALT mode are released by a RESET input or the generation of an interrupt request signal that is enabled with the interrupt enable flag. Fig. 6-1 shows how the STOP and HALT modes are released.

#### **Fig. 6-1 Standby Mode Release Operation**



# **(a) Release of the STOP mode by RESET input**

**Note** A wait time is 31.3 ms when operating at 4.19 MHz.

#### **(b) Release of the STOP mode by the occurrence of an interrupt**



**Remark** The dashed line indicates the case where the interrupt request that releases the standby mode is accepted.



**Note** A wait time is 31.3 ms when operating at 4.19 MHz.

#### **(d) Release of the HALT mode by the occurrence of an interrupt**



**Remark** The dashed line indicates the case where the interrupt request that releases the standby mode is accepted.

The wait times used when the STOP mode is released do not include a time (a in **Fig. 6-2**) required before clock generation is started following the release of the STOP mode, regardless of whether the STOP mode is released by  $\overline{\text{RESET}}$  signal input or the generation of an interrupt.

#### **Fig. 6-2 Start of Clock Generation**



 When the STOP mode is released by the occurrence of an interrupt, a wait time is determined by BTM. (See **Table 6-2.**)

**Table 6-2 Selection of a Wait Time with BTM**

| BTM3             | BTM2 | BTM1 | BTM0 | Wait time Note. () indicates the value for $f_x = 6.0$ MHz |
|------------------|------|------|------|------------------------------------------------------------|
|                  | 0    | 0    | 0    | Approx. $2^{20}/f$ <sub>x</sub> (Approx. 175 ms)           |
|                  | 0    |      | 1    | Approx. $2^{17}/$ fx (Approx. 21.8 ms)                     |
|                  |      | 0    |      | Approx. $2^{15}/f$ <sub>X</sub> (Approx. 5.46 ms)          |
|                  |      |      |      | Approx. $2^{13}/f$ <sub>x</sub> (Approx. 1.37 ms)          |
| Other than above |      |      |      | Use prohibited                                             |

#### **(When fX = 6.0 MHz)**

#### **(When fX = 4.19 MHz)**



**Note** This time does not include the time from the release of the STOP mode to the start of oscillation.

## **6.3 OPERATION AFTER A STANDBY MODE IS RELEASED**

- (1) If a standby mode is released by a RESET input, normal reset operation is performed.
- (2) If a standby mode is released by the occurrence of an interrupt request, the interrupt master enable flag (IME) determines whether to perform a vectored interrupt when the CPU resumes instruction execution.
	- **(a) When IME = 0**

After the standby mode is released, execution of an instruction is restarted immediately after the instruction which set the standby mode.

The interrupt request flag is held.

**(b) When IME = 1**

After the standby mode is released, two instructions are executed, then a vectored interrupt is caused. However, when the standby mode is released by INTW or INT2 (input of a testable signal), no vectored interrupt is caused and the same processing as (a) above is performed.

# **7. RESET FUNCTION**

The  $\mu$ PD75518(A) is reset by  $\overline{\text{RESET}}$  signal input. When reset, the hardware is initialized as indicated in Table 7-1. Fig. 7-1 shows the timing of reset operation.

RESET input Operating mode or<br>standby mode HALT mode **Operating mode** Internal reset operation Wait (approximately 21.8 ms/6.0 MHz)<sup>N</sup>

# **Fig. 7-1 Reset Operation by RESET input**

#### **Note** A wait time is 31.3 ms when operating at 4.19 MHz.





**Note** RESET signal input causes data at addresses 0F8H-0FDH in data memory to be undefined.



# **Table 7-1 Statuses of the Hardware after a Reset (2/2)**

# **8. INSTRUCTION SET**

#### **8.1** µ**PD75518(A) INSTRUCTIONS**

#### **(1) GETI instruction**

The GETI instruction references a two-byte table in the program memory and performs the following three types of operations. This 1-byte instruction is very useful in reducing the number of program steps.

- (a) A subroutine call is made to all the spaces, regarding data in a table as the call address of a call instruction.
- (b) A branch is made to all the spaces, regarding data in a table as the branch address of a branch instruction.
- (c) Data in a table is executed as a 2-byte or 1-byte instruction.

The tables to be referenced by a GETI instruction are located at addresses 0020H to 007FH in the program memory. That is, data can be set in up to 48 tables.

When describing a table address as an operand, describe an even address.

- **Cautions 1. A two-byte instruction which can be referenced by a GETI instruction must be a twomachine-cycle instruction. (Except for the BRCB and CALLF instructions)**
	- **2. When referencing two 1-byte instructions with a GETI instruction, only the combinations listed in the table below are valid.**



**3. Branch and subroutine instructions can be referenced by the GETI instruction only when their destination addresses are in the 16K-byte space (0000H to 3FFFH). A branch or subroutine instruction to an address from 4000H to 7F7FH cannot be referenced by the GETI instruction.**
Since PC does not increment the counter during execution of a GETI instruction, control returns to the address next to the GETI instruction after the execution of the GETI instruction.

When the instruction before a GETI instruction has the skip function, the GETI instruction is skipped in the same way as for other 1-byte instructions. When the instruction referenced by a GETI instruction has the skip function, the instructions after the GETI instruction are skipped.

When a string effect instruction is referenced by a GETI instruction, the following results are obtained.

- When the group of the string effect instruction before the GETI instruction is the same as that of the instruction referenced by the GETI instruction, the effect of the string effect instruction is canceled and the referenced instruction is not skipped.
- When the group of the instruction after the GETI instruction is the same as that of the instruction referenced by the GETI instruction, the effect of the string effect instruction caused by the referenced instruction is valid and the instructions after the referenced instruction are skipped.

#### **(2) Bit manipulation instructions**

The µPD75518(A) is provided with bit test instructions, bit transfer instructions, and bit Boolean instructions (AND, OR, and XOR) in addition to normal bit manipulation instructions (set instruction and clear instruction). Manipulation bits are specified by bit manipulation addressing.

There are three types of bit manipulation addressing. The table below lists the bits manipulated by each addressing.



×××: 0, 1, 2, 4, BT, T0, W, CSI0, TPG MB = MBE•MBS

#### **(3) String effect instructions**

When two or more instructions in the same group (group A or B) are placed at two or more string effect addresses, the instruction placed at the start point of the string effect instructions is executed. After that, each string effect instruction is executed as an NOP instruction.

Group A: MOV A, #n4, MOV XA, #n8 Group B: MOV HL, #n8

#### **(4) Base conversion instruction**

The  $\mu$ PD75518(A) is provided with base conversion instructions to convert the results of addition and subtraction of 4-bit data to a base-n number.

When a base-m number is to be obtained, the following combinations of instructions are used for adjustment.

- For addition ADDS A, #16-m ADDC A, @HL ADDS A, #m
- For subtraction SUBC A, @HL ADDS A, #m

The result of adding or subtracting the contents of the accumulator and the memory addressed by the HL register pair is converted to a base-m number. However, for subtraction, the complement of the obtained result (base-m number) is set in the accumulator. An overflow or underflow is reflected in the carry flag. (In the above combinations, the skip function of the ADDS A, #m instruction is prohibited.)

#### **8.2 INSTRUCTION SET AND ITS OPERATION**

#### **(1) Representation format and description method of operands**

An operand is described in the operand field of each instruction according to the description method corresponding to the operand representation format of the instruction. Refer to the assembler specifications for details. When two or more elements are described in the description method field, select one of them. Uppercase letters, a plus sign (+), and a minus sign (-) are keywords, so they can be used without alteration.

Specify an appropriate numeric value or label for immediate data.



**Note** Only even addresses can be specified for 8-bit data processing.



#### MB = MBE•MBS (MBS = 0, 1, 2, 3, or 15)  $MB = 0$  $MBE = 0$ :  $MB = 0$  (00H-7FH)  $MB = 15$  (80H-FFH) MBE = 1: MB = MBS (MBS = 0, 1, 2, 3, or 15) MB = 15, fmem = FB0H-FBFH or FF0H-FFFH  $MB = 15$ , pmem = FC0H-FFFH addr = 0000H-3F7FH addr = (Current PC) - 15 to (Current PC) - 1 or (Current PC)  $+ 2$  to (Current PC)  $+ 16$ caddr = 0000H-0FFFH (PC $14,13,12$  = 000B) or 1000H-1FFFH (PC14,13,12 = 001B) or 2000H-2FFFH (PC14,13,12 = 010B) or 3000H-3FFFH (PC14,13,12 = 011B) or 4000H-4FFFH (PC14,13,12 = 100B) or 5000H-5F7FH (PC14,13,12 = 101B) or 6000H-6FFFH (PC14,13,12 = 110B) or 7000H-7F7FH (PC14,13,12 = 111B) faddr = 0000H-07FFH taddr = 0020H-007FH addr1 = 0000H-7F7FH \*1 \*2 \*3 \*4 \*5 \*6 \*7 \*8 \*9 \*10 \*11 Data memory addressing Program memory addressing

#### **(3) Explanation of the symbols in the addressing area field**

**Remarks 1.** MB indicates an accessible memory bank.

- **2.** For \*2, MB is always 0 irrespective of MBE and MBS.
- **3.** For \*4 and \*5, MB is always 15 irrespective of MBE and MBS.
- **4.** \*6 to \*11 indicate each addressable area.

#### **(4) Explanation of the machine cycle column**

S represents the number of machine cycles required when a skip instruction with the skip function performs a skip operation. S assumes one of the following values:

- When no skip operation is performed  $\cdot$   $S = 0$
- When a 1-byte instruction or 2-byte instruction is skipped:  $S = 1$
- When a 3-byte instruction**Note** is skipped : S = 2

**Note** 3-byte instruction: BR !addr, BRA !addr1, CALL !addr, and CALLA !addr1 instructions

#### **Caution The GETI instruction is skipped in one machine cycle.**

One machine cycle is equal to one cycle of the CPU clock, and three types of times are available for selection according to the PCC setting.



**Note** Only lower three bits are valid in the B register.







**Note** Only lower three bits are valid in the B register.



**Note** MBE = 0, or MBE = 1 and MBS = 15 must be set when an IN/OUT instruction is executed.



**Note** The TBR and TCALL instructions are table definition assembler pseudo instructions of the GETI instructions.

#### **8.3 INSTRUCTION CODES OF EACH INSTRUCTION**

#### **(1) Explanations of the symbols for the instruction codes**











- In : Immediate data for n4 or n8
- Dn: Immediate data for mem
- Bn: Immediate data for bit
- N<sub>n</sub>: Immediate data for n or IE $\times\!\times\!\times$
- T<sub>n</sub>: Immediate data for taddr  $\times$  1/2
- An: Immediate data for the relative address distance (2 to 16) for the branch destination address minus one
- Sn: Immediate data for the ones complement of the relative address distance (15 to 1) for the branch destination address

### **(2) Bit manipulation addressing instruction codes**

 $*1$  in the operand field indicates that there are three types of bit manipulation addressing, fmem.bit, pmem.@L, and @H+mem.bit.

The table below lists the second byte  $\boxed{*2}$  of an instruction code corresponding to the above addressing.



- Bn : Immediate data for bit
- Fn : Immediate data for fmem (Low-order four bits of address)
- Gn: Immediate data for pmem (Bits 2 to 5 of address)
- D<sub>n</sub>: Immediate data for mem (Low-order four bits of address)









### **9. ELECTRICAL CHARACTERISTICS**

### **ABSOLUTE MAXIMUM RATINGS** (Ta = 25 °C)



**Note** Calculate rms with  $[rms] = [peak value] \times \sqrt{duty}$ .

## **OPERATING SUPPLY VOLTAGE**





**CHARACTERISTICS OF THE MAIN SYSTEM CLOCK OSCILLATOR**  $(T_a = -40 \text{ to } +85 \text{ °C}, V_{DD} = 2.7 \text{ to } 6.0 \text{ V})$ 

**2.** The oscillation settling time means the time required for the oscillation to settle after V<sub>DD</sub> is applied or after the STOP mode is released.

#### **CHARACTERISTICS OF THE SUBSYSTEM CLOCK OSCILLATOR** (T<sub>a</sub> = -40 to +85 °C, V<sub>DD</sub> = 2.7 to 6.0 V)

| Resonator            | Recommended<br>constant                                                  | Parameter                                            | Min. | Typ.   | Max.           | Unit    | Conditions              |
|----------------------|--------------------------------------------------------------------------|------------------------------------------------------|------|--------|----------------|---------|-------------------------|
| Crystal<br>resonator | XT <sub>1</sub><br>XT <sub>2</sub><br>≸ R<br>C3<br>C <sub>4</sub><br>777 | Oscillator<br>frequency<br>$(f_{\text{XT}})$ Note 1  | 32   | 32.768 | 35             | kHz     |                         |
|                      |                                                                          | Oscillation<br>settling time<br>Note 2               |      | 1.0    | $\overline{2}$ | s       | $V_{DD} = 4.5$ to 6.0 V |
|                      |                                                                          |                                                      |      |        | 10             | s       |                         |
| External<br>clock    | XT <sub>1</sub><br>XT2<br>Open                                           | XT1 input<br>frequency<br>$(f_{\text{XT}})$ Note 1   | 32   |        | 100            | kHz     |                         |
|                      |                                                                          | XT1 input<br>high/low<br>level width<br>(txTH, txTL) | 5    |        | 15             | $\mu$ s |                         |

**Notes 1.** The oscillator frequency and input frequency indicate only the oscillator characteristics. See the item of AC characteristics for the instruction execution time.

**2.** The oscillation settling time means the time required for the oscillation to settle after VDD is applied or after the STOP mode is released.

**CAPACITANCE** (T<sub>a</sub> = 25 °C,  $V_{DD} = 0$  V)



**Notes 1.** The oscillator frequency and input frequency indicate only the oscillator characteristics. See the item of AC characteristics for the instruction execution time.

# **DC CHARACTERISTICS** (T<sub>a</sub> = -40 to +85 °C, V<sub>DD</sub> = 2.7 to 6.0 V)





**Notes 1.** This current excludes the current which flows through the built-in pull-up resistors.

- **2.** Value when the processor clock control register (PCC) is set to 0011 and the µPD75518(A) is operated in the high-speed mode
- **3.** Value when the PCC is set to 0000 and the  $\mu$ PD75518(A) is operated in the low-speed mode

#### **AC CHARACTERISTICS** (T<sub>a</sub> = -40 to +85 °C,  $V_{DD}$  = 2.7 to 6.0 V)

#### **(1) Basic operation**



- **Notes 1.** The cycle time (minimum instruction execution time) depends on the connected resonator frequency, the system clock control register (SCC), and the processor clock control register (PCC). The figure on the right side shows the cycle time tcy characteristics for the supply voltage VDD during main system clock operation.
	- **2.** This value becomes 2tcy or 128/fx according to the setting of the interrupt mode register (IM0).



tcy vs V<sub>DD</sub> (When the main system clock is operating)

#### **(2) Serial transfer**



### **(a) Two-wire and three-wire serial I/O modes (SCK ... Internal clock output):**

**Note** RL and CL are the resistance and capacitance of the SO output line load respectively.

## **(b) Two-wire and three-wire serial I/O modes (SCK ... External clock input):**



**Note** RL and CL are the resistance and capacitance of the SO output line load respectively.



## **(c) SBI mode (SCK ... Internal clock output (master)):**

**Note** RL and CL are the resistance and capacitance of the SO output line load respectively.



## **(d) SBI mode (SCK ... External clock input (slave)):**

**Note** RL and CL are the resistance and capacitance of the SO output line load respectively.

**(3) A/D converter**  $(T_a = -40 \text{ to } +85 \text{ °C}, V_{DD} = 2.7 \text{ to } 6.0 \text{ V}, AVss = Vss = 0 \text{ V}$ 



**Notes 1.** Absolute accuracy excluding quantization error (±1/2 LSB)

**2.** 2.5 V ≤ AVREF ≤ VDD

ADM1 is set to 0 or 1 depending on the A/D converter reference voltage (AVREF) as follows:



When  $0.6V_{DD} \leq AV_{REF} \leq 0.65V_{DD}$ , ADM1 can be set to either 0 or 1.

- **3.** Time from the execution of a conversion start instruction till the end of conversion (EOC = 1) (28.0  $\mu$ s: fx = 6.0 MHz, 40.1  $\mu$ s: fx = 4.19 MHz)
- **4.** Time from the execution of a conversion start instruction till the end of sampling (7.33  $\mu$ s: fx  $= 6.0$  MHz, 10.5  $\mu$ s: fx = 4.19 MHz)

### **AC Timing Measurement Points (Excluding (X1 and XT1 Inputs)**



### **Clock Timing**





**TI0 Timing**



### **Serial Transfer Timing**

### **Three-wire serial I/O mode:**



## **Two-wire serial I/O mode:**



## **Serial Transfer Timing**

## **Bus release signal transfer:**



#### **Command signal transfer:**



## **Interrupt Input Timing**



## **RESET Input Timing**



#### **DATA HOLD CHARACTERISTICS BY LOW SUPPLY VOLTAGE IN DATA MEMORY STOP MODE**

#### $(T_a = -40 \text{ to } +85 \text{ °C})$



**Notes 1.** Excluding the current which flows through the built-in pull-up resistors

- **2.** CPU operation stop time for preventing unstable operation at the beginning of oscillation
	- **3.** This value depends on the settings of the basic interval timer mode register (BTM) shown below.



#### **Data Hold Timing (STOP Mode Release by RESET)**



#### **Data Hold Timing (Standby Release Signal: STOP Mode Release by Interrupt Signal)**



## **10. PACKAGE DIMENSIONS**

## **PACKAGE DIMENSIONS OF 80-PIN PLASTIC QFP (14** × **20)**



**NOTE**

Each lead centerline is located within 0.15 mm (0.006 inch) of its true position (T.P.) at maxi mum material condition.



## **11. RECOMMENDED SOLDERING CONDITIONS**

The following conditions must be met when soldering the  $\mu$ PD75518(A).

Please consult with our sales offices in case other soldering process is used, or in case soldering is done under different conditions.



#### **Table 11-1 Recommended Soldering Conditions**





**Note** Exposure limit before soldering after dry-pack package is opened. Storage conditions: 25 °C and relative humidity at 65 % or less.

#### **Caution Do not apply more than a single process at a time, except for "Partial heating method."**

For more details, refer to our document "SMT MANUAL" (IEI-1207).

## **APPENDIX A SERIES PRODUCT FUNCTIONS**



Notes 1. No mask option is provided for the  $\mu$ PD75P516 and  $\mu$ PD75P518.

**2.** Only in the  $\mu$ PD75P516 and  $\mu$ PD75P518

## **APPENDIX B DEVELOPMENT TOOLS**

The following development tools are provided for developing a system which employs the  $\mu$ PD75518(A).

#### **Language processor**



### **PROM programming tools**



### **Debugging tools**

| Hardware | IE-75000-RNote              |               | The IE-75000-R is an in-circuit emulator available for the 75X series. This<br>emulator is used together with the emulation probe to develop application<br>systems of the $\mu$ PD75518(A). For efficient debugging, the emulator is<br>connected to the host machine and PROM programmer.                                               |                                         |                    |                  |  |  |
|----------|-----------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------|------------------|--|--|
|          |                             | IE-75000-R-EM | The IE-75000-R-EM is an emulation board for the IE-75000-R and IE-75001-<br>R. The IE-75000-R contains the emulation board. The emulation board is<br>used together with the IE-75000-R or IE-75001-R to evaluate the $\mu$ PD75518(A).                                                                                                   |                                         |                    |                  |  |  |
|          | IE-75001-R                  |               | The IE-75001-R is an in-circuit emulator available for the 75X series. This<br>emulator is used together with the IE-75000-R-EM emulation board (option)<br>and emulation probe to develop application systems of the $\mu$ PD75518(A).<br>For efficient debugging, the emulator is connected to the host machine and<br>PROM programmer. |                                         |                    |                  |  |  |
|          | EP-75516GF-R<br>EV-9200G-80 |               | The EP-75516GF-R is an emulation probe for the $\mu$ PD755 $\times\times$ series. The<br>emulation probe is connected to the IE-75000-R or IE-75001-R when it is used.<br>A 80-pin conversion socket, the EV-9200G-80, attached to the probe facili-<br>tates the connection of the prove with the user system.                           |                                         |                    |                  |  |  |
| Software | IE control program          |               | This program enables the host machine to control the IE-75000-R or IE-<br>75001-R through the RS-232-C interface.                                                                                                                                                                                                                         |                                         |                    |                  |  |  |
|          |                             |               | Host machine                                                                                                                                                                                                                                                                                                                              | <b>OS</b>                               | Distribution media | Part number      |  |  |
|          |                             |               | PC-9800 series                                                                                                                                                                                                                                                                                                                            | MS-DOS<br>Ver. 3.10<br>to<br>Ver. 3.30C | 3.5-inch 2HD       | $\mu$ S5A13IE75X |  |  |
|          |                             |               |                                                                                                                                                                                                                                                                                                                                           |                                         | 5-inch 2HD         | $\mu$ S5A10IE75X |  |  |
|          |                             |               | <b>IBM PC series</b>                                                                                                                                                                                                                                                                                                                      | PC DOS<br>(Ver. 3.1)                    | 5-inch 2HC         | $\mu$ S7B10IE75X |  |  |

**Note** Maintenance service only

**Remark** NEC is not responsible for the operation of any software unless it runs on a host machine with the operating system listed above.



**NEC** 

**[MEMO]**

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.

NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.

The devices listed in this document are not suitable for use in aerospace equipment, submarine cables, nuclear reactor control systems and life support systems. If customers intend to use NEC devices for above applications or they intend to use "Standard" quality grade NEC devices for applications not intended by NEC, please contact our sales people in advance.

Application examples recommended by NEC Corporation

Standard: Computer, Office equipment, Communication equipment, Test and Measurement equipment, Machine tools, Industrial robots, Audio and Visual equipment, Other consumer products, etc.

Special: Automotive and Transportation equipment, Traffic control systems, Antidisaster systems, Anticrime systems, etc.

M4 92.6

**MS-DOSTM is a trademark of Microsoft Corporation. PC DOSTM is a trademark of IBM Corporation.**