# Regulating Pulse Width Modulators

#### **FEATURES**

- 8 to 35V Operation
- 5.1V Buried Zener Reference Trimmed to ±0.75%
- 100Hz to 500kHz Oscillator Range
- · Separate Oscillator Sync Terminal
- Adjustable Deadtime Control
- Internal Soft-Start
- Pulse-by-Pulse Shutdown
- Input Undervoltage Lockout with Hysteresis
- Latching PWM to Prevent Multiple Pulses
- Dual Source/Sink Output Drivers
- · Low Cross Conduction Output Stage
- Tighter Reference Specifications

#### **DESCRIPTION**

The UC1525B/1527B series of pulse width modulator integrated circuits are designed to offer improved performance and lowered external parts count when used in designing all types of switching power supplies. The on-chip +5.1V buried zener reference is trimmed to ±0.75% and the input common-mode range of the error amplifier includes the reference voltage, eliminating external resistors. A sync input to the oscillator allows multiple units to be slaved or a single unit to be synchronized to an external system clock. A single resistor between the CT and the discharge terminals provide a wide range of dead time adjustment. These devices also feature built-in soft-start circuitry with only an external timing capacitor required. A shutdown terminal controls both the soft-start circuitry and the output stages, providing instantaneous turn off through the PWM latch with pulsed shutdown, as well as soft-start recycle with longer shutdown commands. These functions are also controlled by an undervoltage lockout which keeps the outputs off and the soft-start capacitor discharged for sub-normal input voltages. This lockout circuitry includes approximately 500mV of hysteresis for jitter-free operation. Another feature of these PWM circuits is a latch following the comparator. Once a PWM pulse has been terminated for any reason, the outputs will remain off for the duration of the period. The latch is reset with each clock pulse. The output stages are totem-pole designs capable of sourcing or sinking in excess of 200mA. The UC1525B output stage features NOR logic, giving a LOW output for an OFF state. The UC1527B utilizes OR logic which results in a HIGH output level when OFF.

#### **BLOCK DIAGRAM**



## **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage, (+VIN)                    | +40V           |
|-------------------------------------------|----------------|
| Collector Supply Voltage (VC)             | +40V           |
| Logic Inputs                              | 0.3V to +5.5V  |
| Analog Inputs                             | –0.3V to VIN   |
| Output Current, Source or Sink            | 500mA          |
| Reference Output Current                  | 50mA           |
| Oscillator Charging Current               | 5mA            |
| Power Dissipation at $T_A = +25^{\circ}C$ | 1000mW         |
| Power Dissipation at $T_C = +25^{\circ}C$ | 2000mW         |
| Operating Junction Temperature            | 55°C to +150°C |
| Storage Temperature Range                 | 65°C to +150°C |
| Lead Temperature (Soldering, 10 sec.)     | +300°C         |
|                                           |                |

All currents are positive into, negative out of the specified terminal. Consult Packaging Section of Databook for thermal limitations and considerations of packages.

# **RECOMMENDED OPERATING CONDITIONS** (Note 1)

| ,                                                     |                  |
|-------------------------------------------------------|------------------|
| Input Voltage (+VIN)+8V                               | / to +35V        |
| Collector Supply Voltage (VC)+4.5V                    | / to +35V        |
| Sink/Source Load Current (steady state) 0 t           | o 100mA          |
| Sink/Source Load Current (peak) 0 t                   | o 400mA          |
| Reference Load Current                                | to 20mA          |
| Oscillator Frequency Range100Hz to                    | ว 400kHz         |
| Oscillator Timing Resistor 2kΩ                        | to 150k $\Omega$ |
| Oscillator Timing Capacitor 0.001μF                   | to 0.1μF         |
| Dead Time Resistor Range                              | 2 to 500Ω        |
| Note 1. Dange ever which the device is functional and |                  |

Note 1: Range over which the device is functional and parameter limits are guaranteed.

#### **CONNECTION DIAGRAMS**





**ELECTRICAL CHARACTERISTICS:**Unless otherwise stated, these specifications apply for  $T_A = -55^{\circ}\text{C}$  to +125°C for the UC1525B and UC1527B;  $-40^{\circ}\text{C}$  to +85°C for the UC2525B and UC2527B;  $0^{\circ}\text{C}$  to +70°C for the UC3525B and UC3527B; +VIN = 20V,  $T_A = T_J$ .

|                                |                                        | UC1525B/UC2525B<br>UC1527B/UC2527B |      |       | l<br>l |      |       |       |
|--------------------------------|----------------------------------------|------------------------------------|------|-------|--------|------|-------|-------|
| PARAMETER                      | TEST CONDITIONS                        | MIN                                | TYP  | MAX   | MIN    | TYP  | MAX   | UNITS |
| Reference Section              |                                        |                                    |      |       | -      |      |       |       |
| Output Voltage                 | T <sub>J</sub> = 25°C                  | 5.062                              | 5.10 | 5.138 | 5.036  | 5.10 | 5.164 | V     |
| Line Regulation                | VIN = 8V to 35V                        |                                    | 5    | 10    |        | 5    | 10    | mV    |
| Load Regulation                | $I_L = 0mA$ to $20mA$                  |                                    | 7    | 15    |        | 7    | 15    | mV    |
| Temperature Stability (Note 2) | Over Operating Range                   |                                    | 10   | 50    |        | 10   | 50    | mV    |
| Total Output Variation         | Line, Load, and Temperature            | 5.036                              |      | 5.164 | 5.024  |      | 5.176 | V     |
| Short Circuit Current          | VREF = 0, T <sub>J</sub> =25°C         |                                    | 80   | 100   |        | 80   | 100   | mA    |
| Output Noise Voltage (Note 2)  | 10Hz ≤ f ≤10kHz, T <sub>J</sub> = 25°C |                                    | 40   | 200   |        | 40   | 200   | μVrms |
| Long Term Stability (Note 2)   | T <sub>J</sub> = 125°C, 1000 Hrs.      |                                    | 3    | 10    |        | 3    | 10    | mV    |

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, these specifications apply for  $T_A = -55^{\circ}\text{C}$  to +125°C for the UC1525B and UC1527B; -40°C to +85°C for the UC2525B and UC2527B; 0°C to +70°C for the UC3525B and UC3527B; +VIN = 20V,  $T_A = T_J$ .

|                                      |                                                                 |          | 525B/UC<br>527B/UC |     | ļ    |      |     |       |
|--------------------------------------|-----------------------------------------------------------------|----------|--------------------|-----|------|------|-----|-------|
| PARAMETER                            | TEST CONDITIONS                                                 | MIN      | TYP                | MAX | MIN  | TYP  | MAX | UNITS |
| Oscillator Section (Note 3)          |                                                                 |          |                    |     | •    |      |     | •     |
| Initial Accuracy (Notes 2 & 3)       | T <sub>J</sub> = 25°C                                           |          | ±2                 | ±6  |      | ±2   | ±6  | %     |
| Voltage Stability (Notes 2 & 3)      | VIN = 8V to 35V                                                 |          | ±0.3               | ±1  |      | ±1   | ±2  | %     |
| Temperature Stability (Note 2)       | Over Operating Range                                            |          | ±3                 | ±6  |      | ±3   | ±6  | %     |
| Minimum Frequency                    | RT = $200k\Omega$ , CT = $0.1\mu$ F                             |          |                    | 120 |      |      | 120 | Hz    |
| Maximum Frequency                    | $RT = 2k\Omega$ , $CT = 470pF$                                  | 400      |                    |     | 400  |      |     | kHz   |
| Current Mirror                       | I <sub>RT</sub> = 2mA                                           | 1.7      | 2.0                | 2.2 | 1.7  | 2.0  | 2.2 | mA    |
| Clock Amplitude (Notes 2 & 3)        |                                                                 | 3.0      | 3.5                |     | 3.0  | 3.5  |     | V     |
| Clock Width (Notes 2 & 3)            | T <sub>J</sub> = 25°C                                           | 0.3      | 0.5                | 1.0 | 0.3  | 0.5  | 1.0 | μS    |
| Sync Threshold                       |                                                                 | 1.2      | 2.0                | 2.8 | 1.2  | 2.0  | 2.8 | V     |
| Sync Input Current                   | Sync Voltage = 3.5V                                             |          | 1.0                | 2.5 |      | 1.0  | 2.5 | mA    |
| Error Amplifier Section (VCM = 5.1V) |                                                                 |          | -                  |     |      | -    | 1   |       |
| Input Offset Voltage                 |                                                                 |          | 0.5                | 5   |      | 2    | 10  | mV    |
| Input Bias Current                   |                                                                 |          | 1                  | 10  |      | 1    | 10  | μА    |
| Input Offset Current                 |                                                                 |          | <u> </u>           | 1   |      |      | 1   | μА    |
| DC Open Loop Gain                    | RL ≥ 10 MegΩ                                                    | 60       | 75                 | -   | 60   | 75   |     | dB    |
| Gain-Bandwidth Product (Note 2)      | $A_V = 0$ dB, $T_J = 25$ °C                                     | 1        | 2                  |     | 1    | 2    |     | MHz   |
| Output Low Level                     | 717 = 542, 13 = 25 5                                            | <u> </u> | 0.2                | 0.5 | · ·  | 0.2  | 0.5 | V     |
| Output High Level                    |                                                                 | 3.8      | 5.6                | 0.0 | 3.8  | 5.6  | 0.0 | V     |
| Common Mode Rejection                | V <sub>CM</sub> = 1.5V to 5.2V                                  | 60       | 75                 |     | 60   | 75   |     | dB    |
| Supply Voltage Rejection             | VIN = 8V to 35V                                                 | 50       | 60                 |     | 50   | 60   |     | dB    |
| PWM Comparator                       | VIIV = 0 V 10 30 V                                              | _ 00     | 00                 |     | _ 50 | 00   |     | I GD  |
| Minimum Duty Cycle                   |                                                                 |          |                    | 0   |      |      | 0   | %     |
| Maximum Duty Cycle (Note 3)          |                                                                 | 45       | 49                 |     | 45   | 49   |     | %     |
| Input Threshold (Note 3)             | Zero Duty Cycle                                                 | 0.7      | 0.9                |     | 0.7  | 0.9  |     | V     |
| Input Threshold (Note 3)             | Maximum Duty Cycle                                              | 0.7      | 3.3                | 3.6 | 0.7  | 3.3  | 3.6 | V     |
| Input Bias Current (Note 2)          | Wiaximum Duty Cycle                                             |          | 0.05               | 1.0 |      | 0.05 | 1.0 | μA    |
| Shutdown Section                     |                                                                 |          | 0.05               | 1.0 |      | 0.05 | 1.0 | μΑ    |
| Soft Start Current                   | V <sub>SHUTDOWN</sub> = 0V, V <sub>SOFTSTART</sub> = 0V         | 25       | 50                 | 80  | 25   | 50   | 80  | μА    |
| Soft Start Low Level                 | V <sub>SHUTDOWN</sub> = 2.5V                                    |          | 0.4                | 0.7 |      | 0.4  | 0.7 | V     |
| Shutdown Threshold                   | To outputs, V <sub>SOFTSTART</sub> = 5.1V, T <sub>J</sub> =25°C | 0.6      | 0.8                | 1.0 | 0.6  | 0.8  | 1.0 | V     |
| Shutdown Input Current               | V <sub>SHUTDOWN</sub> = 2.5V                                    |          | 0.4                | 1.0 |      | 0.4  | 1.0 | mA    |
| Shutdown Delay (Note 2)              | $V_{SHUTDOWN} = 2.5V, T_J = 25^{\circ}C$                        |          | 0.2                | 0.5 |      | 0.2  | 0.5 | μS    |
| Output Drivers (Each Output) (Vc = 2 | •                                                               |          | 0.2                | 0.0 |      | 0.2  | 0.0 | μο    |
| Output Low Level                     | I <sub>SINK</sub> = 20mA                                        |          | 0.2                | 0.4 |      | 0.2  | 0.4 | V     |
| Catput Low Love.                     | I <sub>SINK</sub> = 100mA                                       |          | 1.0                | 2.0 |      | 1.0  | 2.0 | V     |
| Output High Level                    | I <sub>SOURCE</sub> = 20mA                                      | 18       | 19                 | 2.0 | 18   | 19   | 2.0 | V     |
| Catpat i figit Ector                 | I <sub>SOURCE</sub> = 100mA                                     | 17       | 18                 |     | 17   | 18   |     | V     |
| Undervoltage Lockout                 | V <sub>COMP</sub> and V <sub>SOFTSTART</sub> = High             | 6        | 7                  | 8   | 6    | 7    | 8   | V     |
| Collector Leakage                    | VC = 35V                                                        |          |                    | 200 |      |      | 200 | μА    |

**ELECTRICAL CHARACTERISTICS:**Unless otherwise stated, these specifications apply for  $T_A = -55^{\circ}\text{C}$  to +125°C for the UC1525B and UC1527B;  $-40^{\circ}\text{C}$  to +85°C for the UC2525B and UC2527B;  $0^{\circ}\text{C}$  to +70°C for the UC3525B and UC3527B; +VIN = 20V,  $T_A = T_J$ .

|                                                 |                                             | UC1525B/UC2525B<br>UC1527B/UC2527B |     | UC3525B<br>UC3527B |     |     |     |       |
|-------------------------------------------------|---------------------------------------------|------------------------------------|-----|--------------------|-----|-----|-----|-------|
| PARAMETER                                       | TEST CONDITIONS                             | MIN TYP MAX                        |     |                    | MIN | TYP | MAX | UNITS |
| Output Drivers (Each Output) (VC = 20V) (cont.) |                                             |                                    |     |                    |     |     |     |       |
| Rise Time (Note 2)                              | C <sub>L</sub> = 1nF, T <sub>J</sub> = 25°C |                                    | 100 | 600                |     | 100 | 600 | ns    |
| Fall Time (Note 2)                              | $C_L = 1nF, T_J = 25^{\circ}C$              |                                    | 50  | 300                |     | 50  | 300 | ns    |
| Cross conduction charge                         | Per cycle, T <sub>J</sub> = 25°C            |                                    | 30  |                    |     | 30  |     | nc    |
| Total Standby Current                           |                                             |                                    |     |                    |     |     |     |       |
| Supply Current                                  | VIN = 35V                                   |                                    | 14  | 20                 |     | 14  | 20  | mA    |

Note 2: Ensured by design. Not 100% tested in production.

Note 3: Tested at fosc= 40 kHz (R<sub>T</sub> =  $3.6 \text{K}\Omega$ , C<sub>T</sub> =  $0.01 \mu\text{F}$ , R<sub>D</sub> =  $0\Omega$ ). Approximate oscillator frequency is defined by:

$$f = \frac{1}{C_T \cdot \left(0.7 \cdot R_T + 3R_D\right)}$$

## PRINCIPLES OF OPERATION AND TYPICAL CHARACTERISTICS







For single-ended supplies, the driver outputs are grounded. The VC terminal is switched to ground by the to-tem-pole source transistors on alternate oscillator cycles.



In conventional push-pull bipolar designs, forward base drive is controlled by R1-R3. Rapid turn-off times for the power devices are achieved with speed-up capacitors C, and C2.



The low source impedance of the output drivers provides rapid charging of power FET input capacitance while minimizing external components.

## +VSUPPLY Q1 < C1 13 R1 **T2** OUTPUT A 11 UC1525B Q2| OUTPUT B 14 C2 ≷ R2 GND 12 **RETURN** O UDG-95061

Low power transformers can be driven directly by the UC1525B. Automatic reset occurs during dead time, when both ends of the primary winding are switched to ground.

# PRINCIPLES OF OPERATION AND TYPICAL CHARACTERISTICS

#### Shutdown Options (See Block Diagram)

Since both the compensation and soft-start terminals (Pins 9 and 8) have current source pull-ups, either can readily accept a pull-down signal which only has to sink a maximum of  $100\mu A$  to turn off the outputs. This is subject to the added requirement of discharging whatever external capacitance may be attached to these pins.

An alternate approach is the use of the shutdown circuitry of Pin 10 which has been improved to enhance the available shutdown options. Activating this circuit by ap-

plying a positive signal on Pin 10 performs two functions: the PWM latch is immediately set providing the fastest turn-off signal to the external soft-start capacitor. If the shutdown command is short, the PWM signal is terminated without significant discharge of the soft-start capacitor, thus, allowing, for example, a convenient implementation of pulse-by-pulse current limiting. Holding Pin 10 high for a longer duration, however, will ultimately discharge this external capacitor, recycling slow turn-on upon release.











## LAB TEST FIXTURE



5-Sep-2011

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| 5962-8951105EA   | ACTIVE     | CDIP         | J                  | 16   | 1           | TBD                        | Call TI              | Call TI                      |                             |
| UC1525BJ         | ACTIVE     | CDIP         | J                  | 16   | 1           | TBD                        | A42                  | N / A for Pkg Type           |                             |
| UC1525BJ883B     | ACTIVE     | CDIP         | J                  | 16   | 1           | TBD                        | A42                  | N / A for Pkg Type           |                             |
| UC2525BDWTR      | ACTIVE     | SOIC         | DW                 | 16   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| UC2525BDWTRG4    | ACTIVE     | SOIC         | DW                 | 16   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| UC3525BDW        | ACTIVE     | SOIC         | DW                 | 16   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| UC3525BDWG4      | ACTIVE     | SOIC         | DW                 | 16   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| UC3525BDWTR      | ACTIVE     | SOIC         | DW                 | 16   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| UC3525BDWTRG4    | ACTIVE     | SOIC         | DW                 | 16   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          |                             |
| UC3525BN         | ACTIVE     | PDIP         | N                  | 16   | 25          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type           |                             |
| UC3525BNG4       | ACTIVE     | PDIP         | N                  | 16   | 25          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type           |                             |
| UC3527BN         | ACTIVE     | PDIP         | N                  | 16   | 25          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type           |                             |
| UC3527BNG4       | ACTIVE     | PDIP         | N                  | 16   | 25          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | N / A for Pkg Type           |                             |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



# PACKAGE OPTION ADDENDUM

5-Sep-2011

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL. Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UC1525B, UC3525B:

Catalog: UC3525B

Military: UC1525B

Space: UC1525B-SP

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

# TAPE AND REEL INFORMATION

## **REEL DIMENSIONS**





## **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## TAPE AND REEL INFORMATION

## \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC2525BDWTR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| UC3525BDWTR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UC2525BDWTR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| UC3525BDWTR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |

# 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



DW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AA.



DW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

www.ti.com/communications

www.ti.com/consumer-apps

www.ti.com/computers

www.ti.com/energy

www.ti.com/industrial

www.ti.com/medical

www.ti.com/security

| Products | Applications        |               |
|----------|---------------------|---------------|
| Audia    | ununu ti com/ou dio | Automotivo on |

Wireless Connectivity

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals **DLP® Products** Consumer Electronics www.dlp.com DSP dsp.ti.com **Energy and Lighting** Clocks and Timers www.ti.com/clocks Industrial Interface interface.ti.com Medical Logic logic.ti.com Security Power Mgmt Space, Avionics and Defense power.ti.com

www.ti.com/wirelessconnectivity

www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

www.ti-rfid.com

**OMAP Mobile Processors** www.ti.com/omap **TI E2E Community** e2e.ti.com