SLVS100B - OCTOBER 1994 - REVISED JANUARY 1998

- Low  $r_{DS(on)} \dots 65 \text{ m}\Omega$  Typ at  $V_{GS} = -4.5 \text{ V}$
- High Current Capability 6 A at V<sub>GS</sub> = -4.5 V
- Logic-Level Gate Drive (3 V Compatible) V<sub>GS(th)</sub> = -0.9 V Max
- Low Drain-Source Leakage Current <100 nA From 25°C to 75°C at V<sub>DS</sub> = -6 V
- Fast Switching . . . 5.8 ns Typ t<sub>d(on)</sub>
- Small-Outline Surface-Mount Power Package



### description

The TPS1110 is a single, low-r<sub>DS(on)</sub>, P-channel enhancement-mode power MOS transistor. The device features extremely low-r<sub>DS(on)</sub> values coupled with logic-level gate-drive capability and very low drain-source leakage current. With a maximum  $V_{GS(th)}$  of -0.9 V and an I<sub>DSS</sub> of only -100 nA, the TPS1110 is the ideal high-side switch for low-voltage, portable battery-management power-distribution systems where maximizing battery life is an important concern. The thermal performance of the 8-pin small-outline (D) package has been greatly enhanced over the standard 8-pin SOIC, further making the TPS1110 ideally suited for many power applications. For compatibility with existing designs, the TPS1110 has a pinout common with other P-channel MOSFETs in small-outline integrated circuit (SOIC) packages. The TPS1110 is characterized for an operating junction temperature range, T<sub>J</sub>, from  $-40^{\circ}$ C to 150°C. The D package is available packaged in standard sleeves or in taped and reeled formats. When ordering the tape-and-reel format, add an R suffix to the device type number (e.g., TPS1110DR).

#### AVAILABLE OPTIONS

|                | PACKAGED DEVICE <sup>†</sup> | CHIP FORM |  |
|----------------|------------------------------|-----------|--|
| Тյ             | SMALL OUTLINE<br>(D)         | (Y)       |  |
| -40°C to 150°C | TPS1110D                     | TPS1110Y  |  |

<sup>+</sup> The D package is available taped and reeled. Add an R suffix to device type (e.g., TPS1110DR). The chip form is tested at 25°C.

### schematic



PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SLVS100B - OCTOBER 1994 - REVISED JANUARY 1998

### **TPS1110Y** chip information

This chip, when properly assembled, displays characteristics similar to the TPS1110C. Thermal compression or ultrasonic bonding may be used on the doped aluminum bonding pads. The chip may be mounted with conductive epoxy or a gold-silicon preform.





SLVS100B - OCTOBER 1994 - REVISED JANUARY 1998

### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

|                                                                  |                        |                          |                         |      | UNIT |
|------------------------------------------------------------------|------------------------|--------------------------|-------------------------|------|------|
| Drain-to-source voltage, V <sub>DS</sub>                         | -7                     | V                        |                         |      |      |
| Gate-to-source voltage, VGS                                      | ±7                     | V                        |                         |      |      |
|                                                                  | T <sub>P</sub> = 25°C‡ | -5                       |                         |      |      |
|                                                                  | $V_{GS} = -2.7 V$      | T <sub>P</sub> = 125°C‡  | -2.3                    |      |      |
| Continuous drain current, ID                                     | Γ.                     | / <sub>GS</sub> = -4.5 V | T <sub>P</sub> = 25°C‡  | -6   | A    |
|                                                                  |                        | /GS = -4.5 V             | T <sub>P</sub> = 125°C‡ | -2.7 |      |
| Pulse drain current, ID                                          | -24                    | А                        |                         |      |      |
| Continuous source current (diode conduction), IS                 | -6                     | А                        |                         |      |      |
| Continuous total power dissipation                               | T <sub>P</sub> = 25°C‡ | 4                        | W                       |      |      |
| Junction-to-pin thermal resistance ( $\theta_{JP}$ )             |                        |                          | -                       | 31   | °C/W |
| Continuous total power dissipation                               | 1.25                   | W                        |                         |      |      |
| Junction-to-ambient thermal resistance ( $\theta_{JA}$ )         | 100                    | °C/W                     |                         |      |      |
| Storage temperature range, T <sub>stg</sub>                      | -65 to 150             | °C                       |                         |      |      |
| Operating junction temperature range, TJ                         | -40 to 150             | °C                       |                         |      |      |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds 260 |                        |                          |                         |      |      |

<sup>+</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

 $T_{P}$  – Temperature of drain pins measured close to the package

## electrical characteristics at $T_J = 25^{\circ}C$ (unless otherwise noted)

#### static

| DADAMETED           |                                                              | PARAMETER TEST CONDITIONS                           |                                        |      | TPS1110 | )    | TPS1110Y |       | UNIT |      |
|---------------------|--------------------------------------------------------------|-----------------------------------------------------|----------------------------------------|------|---------|------|----------|-------|------|------|
|                     | PARAMETER                                                    | TEST CO                                             | NDITIONS                               | MIN  | TYP     | MAX  | MIN      | TYP   | MAX  | UNIT |
| V <sub>GS(th)</sub> | Gate-to-source threshold voltage                             | V <sub>DS</sub> = V <sub>GS</sub> ,<br>See Figure 9 | I <sub>D</sub> = -250 μA,              | -0.5 | -0.75   | -0.9 |          | -0.75 |      | V    |
| V <sub>SD</sub>     | Source-to-drain voltage (diode forward voltage)§             | I <sub>SD</sub> = −3 A,<br>See Figure 8             | V <sub>GS</sub> = 0 V,                 |      | -0.8    |      |          | -0.8  |      | V    |
| I <sub>GSS</sub>    | Reverse gate current, drain short circuited to source        | V <sub>DS</sub> = 0 V,                              | $V_{GS} = -6 V$                        |      |         | ±100 |          |       |      | nA   |
|                     |                                                              | $V_{DS} = -7 V,$<br>$V_{GS} = 0 V$                  | T <sub>J</sub> = 25°C                  |      |         | -100 |          |       |      | nA   |
| IDSS                | Zero-gate-voltage drain current                              | $V_{DS} = -6 V,$<br>$V_{GS} = 0 V$                  | Т <sub>Ј</sub> = 75°С                  |      |         | -100 |          |       |      | nA   |
|                     |                                                              |                                                     | T <sub>J</sub> = 125°C                 |      |         | -10  |          |       |      | μΑ   |
|                     | Static drain-to-source on-state                              | $V_{GS} = -4.5 V$ ,<br>See Figure 5                 | I <sub>D</sub> = -6 A,                 |      | 65      | 75   |          | 65    |      |      |
| rDS(on) resistance§ |                                                              | $V_{GS} = -2.7 V$ ,<br>See Figure 5                 | I <sub>D</sub> = -2 A,                 |      | 100     | 110  |          | 100   |      | mΩ   |
| 9fs                 | Forward transconductance§                                    | V <sub>DS</sub> = -5 V,                             | I <sub>D</sub> = -6 A                  |      | 5       |      |          | 5     |      | S    |
| C <sub>iss</sub>    | Short-circuit input capacitance, common source               |                                                     |                                        |      | 275     |      |          | 275   |      |      |
| C <sub>oss</sub>    | Short-circuit output capacitance, common source              | V <sub>DS</sub> = -6 V,<br>f = 1 MHz                | V <sub>GS</sub> = 0 V,<br>See Figure 6 |      | 415     |      |          | 415   |      | pF   |
| C <sub>rss</sub>    | Short-circuit reverse transfer<br>capacitance, common source | ]                                                   |                                        |      | 73      |      |          | 73    |      |      |

§ Pulse test: pulse duration  $\leq$  300 µs, duty cycle  $\leq$  2%



SLVS100B - OCTOBER 1994 - REVISED JANUARY 1998

#### dynamic

| PARAMETER           |                                          | TEST CONDITIONS                           |                       | TPS1110                                         |      | TPS1110Y |     | UNIT |     |     |      |
|---------------------|------------------------------------------|-------------------------------------------|-----------------------|-------------------------------------------------|------|----------|-----|------|-----|-----|------|
|                     |                                          | '                                         | TEST CONDITIONS       |                                                 | MIN  | TYP      | MAX | MIN  | TYP | MAX | UNIT |
| Qg                  | Total gate charge                        |                                           |                       |                                                 |      | 4.3      | 5.4 |      | 4.3 |     |      |
| Qgs                 | Gate-to-source charge                    |                                           | I <sub>D</sub> = -3 A |                                                 | 0.66 | 0.83     |     | 0.66 |     | nC  |      |
| Q <sub>gd</sub>     | Gate-to-drain charge                     | 1                                         | ſ                     |                                                 | 0.52 | 0.68     |     | 0.52 |     |     |      |
| <sup>t</sup> d(on)  | Turn-on delay time                       |                                           |                       |                                                 |      | 5.8      | 8   |      | 5.8 |     | ns   |
| <sup>t</sup> d(off) | Turn-off delay time                      | $V_{DD} = -6 V$ , $R_L = 6 \Omega$ ,      |                       | $DD = -6 V$ , $R_L = 6 \Omega$ , $I_D = -1 A$ , |      | 22       | 29  |      | 22  |     | ns   |
| t <sub>r</sub>      | Rise time                                | $R_{G} = 6 \Omega$ ,                      | See Figure 2          | _                                               |      | 22       | 29  |      | 22  |     |      |
| t <sub>f</sub>      | Fall time                                |                                           |                       |                                                 |      | 4.5      | 7   |      | 4.5 |     | ns   |
| <sup>t</sup> rr(SD) | Source-to-drain<br>reverse-recovery time | V <sub>DS</sub> = -6 V, di/dt = 100 A/μs, |                       | I <sub>D</sub> = -3 A                           |      | 65       | 98  |      | 65  |     | .10  |
| Q <sub>rr</sub>     | Total diode charge                       | 1                                         | -                     |                                                 | 71   |          |     | 71   |     | nC  |      |



Figure 1. Gate-Charge Test Circuit and Waveform



SLVS100B - OCTOBER 1994 - REVISED JANUARY 1998



Figure 2. Resistive Switching



SLVS100B - OCTOBER 1994 - REVISED JANUARY 1998

## **TYPICAL CHARACTERISTICS**

|                                                         |                            | FIGURE |
|---------------------------------------------------------|----------------------------|--------|
| Drain current                                           | vs Drain-to-source voltage | 3      |
| Drain current                                           | vs Gate-to-source voltage  | 4      |
| Static drain-to-source on-state resistance              | vs Drain current           | 5      |
| Capacitance                                             | vs Drain-to-source voltage | 6      |
| Static drain-to-source on-state resistance (normalized) | vs Junction temperature    | 7      |
| Source-to-drain diode current                           | vs Source-to-drain voltage | 8      |
| Gate-to-source threshold voltage                        | vs Junction temperature    | 9      |
| Gate-to-source voltage                                  | vs Gate charge             | 10     |





- 3



SLVS100B - OCTOBER 1994 - REVISED JANUARY 1998

### **TYPICAL CHARACTERISTICS**





SLVS100B - OCTOBER 1994 - REVISED JANUARY 1998



### **TYPICAL CHARACTERISTICS**



SLVS100B - OCTOBER 1994 - REVISED JANUARY 1998

## THERMAL INFORMATION

## **Table of Graphs**

|                                                     |                            | FIGURE |
|-----------------------------------------------------|----------------------------|--------|
| Maximum drain current                               | vs Drain-to-source voltage | 11     |
| Junction-to-pin thermal resistance (normalized)     | vs Pulse duration          | 12     |
| Junction-to-ambient thermal resistance (normalized) | vs Pulse duration          | 13     |

### MAXIMUM DRAIN CURRENT



## 

 $^{+}$  T<sub>P</sub> – Temperature of drain pins measured close to the package

Figure 11



SLVS100B - OCTOBER 1994 - REVISED JANUARY 1998

#### JUNCTION-TO-PIN THERMAL RESISTANCE (NORMALIZED) vs **PULSE DURATION** 1 d = 0.5 $r_{\mathsf{JA}(t)}-\mathsf{Junction}\ensuremath{\mathsf{-formal}}$ Resistance (Normalized) d = 0.2 d = 0.1 0.1 # d = 0.05 d = 0.02 d = 0.01 0.01 Single Pulse tc tw PD 0 0.001 0.01 0.0001 0.001 10 0.1 1 100 tw - Pulse Duration - s NOTE A: $Z_{\theta JP}(t) = r_{JP}(t) \cdot \theta_{JP}$ $t_W = pulse duration$ $t_{C} = cycle time$

THERMAL INFORMATION

 $d = duty cycle = t_W/t_C$ peak  $T_J = P_D \cdot Z_{\theta JP}(t) + T_P$ 

Figure 12



SLVS100B - OCTOBER 1994 - REVISED JANUARY 1998



THERMAL INFORMATION

<sup>†</sup> Device mounted on FR4 printed-circuit board with no special thermal considerations.

NOTE A:  $Z_{\theta JA}(t) = r_{JA}(t) \cdot \theta_{JA}$  $t_W = pulse duration$  $t_C = cycle time$  $d = duty cycle = t_W/t_C$  $peak T_J = P_D \cdot Z_{\theta JA}(t) + T_A$ 

Figure 13



SLVS100B - OCTOBER 1994 - REVISED JANUARY 1998

### MECHANICAL INFORMATION

### D (R-PDSO-G\*\*)

### PLASTIC SMALL-OUTLINE PACKAGE

#### 14 PIN SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).
- D. Four center pins are connected to die mount pad.
- E. Falls within JEDEC MS-012



### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|---------------------|-------------------------|------------------|------------------------------|
| TPS1110D         | OBSOLETE              | SOIC            | D                  | 8                   | TBD                     | Call TI          | Call TI                      |
| TPS1110DR        | OBSOLETE              | SOIC            | D                  | 8                   | TBD                     | Call TI          | Call TI                      |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated