### NOT RECOMMENDED FOR NEW DESIGNS

- Choose TPA2000D2 For Upgrade
- **Extremely Efficient Class-D Stereo** Operation
- **Drives L and R Channels**
- 2-W BTL Output Into 4  $\Omega$
- 5-W Peak Music Power
- **Fully Specified for 5-V Operation**
- **Low Quiescent Current**
- Shutdown Control . . . 0.2 µA
- Thermally-Enhanced PowerPAD™ Surface-**Mount Packaging**
- Thermal, Over-Current, and Under-Voltage **Protection**

### description

The TPA005D12 is a monolithic power IC stereo audio amplifier that operates in extremely efficient Class-D operation, using the high switching speed of power DMOS transistors to replicate the analog input signal through high-frequency switching of the output stage. This allows the TPA005D12 to be configured as a bridge-tied load (BTL) amplifier capable of delivering up to 2 W of continuous average power into a 4- $\Omega$  load at 0.5% THD+N from a 5-V power supply in the high-fidelity audio

### DCA PACKAGE (TOP VIEW)



NC - No internal connection

frequency range (20 Hz to 20 kHz). A BTL configuration eliminates the need for external coupling capacitors on the output. A chip-level shutdown control is provided to limit total quiescent current to 0.2 μA, making the device ideal for battery-powered applications.

A full range of protection circuitry is included to increase device reliability: thermal, over-current, and under-voltage shutdown, with two status feedback terminals for use when any error condition is encountered.

The high switching frequency of the TPA005D12 allows the output filter to consist of three small capacitors and two small inductors per channel. The high switching frequency also allows for good THD+N performance.

The TPA005D12 is offered in the thermally enhanced 48-pin PowerPAD TSSOP surface-mount package (designator DCA).

#### **AVAILABLE OPTIONS**

|                | PACKAGED DEVICES |  |  |
|----------------|------------------|--|--|
| T <sub>A</sub> | TSSOP†           |  |  |
|                | (DCA)            |  |  |
| -40°C to 125°C | TPA005D12DCA     |  |  |

 $<sup>\</sup>dagger$  The DCA package is available in left-ended tape and reel. To order a taped and reeled part, add the suffix R to the part number (e.g., TPA005D12DCAR).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments Incorporated.



INSTRUMENTS
POST OFFICE BOX 656300. DALLAS, TEXAS 75265

lemplate

Release Date: 7-11-94

# schematic



NOTE A: LPVDD, RPVDD, VDD, and PVDD are externally connected. AGND and PGND are externally connected.

### **Terminal Functions**

| TERMINAL          |                           |                                                                                                                                                                                                                                                                          |
|-------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME NO.          |                           | DESCRIPTION                                                                                                                                                                                                                                                              |
| AGND              | 3, 7, 20,<br>46, 47       | Analog ground for headphone and Class-D analog sections                                                                                                                                                                                                                  |
| cosc              | 48                        | Capacitor I/O for ramp generator. Adjust the capacitor size to change the switching frequency.                                                                                                                                                                           |
| CP1               | 25                        | First diode node for charge pump                                                                                                                                                                                                                                         |
| CP2               | 24                        | First inverter switching node for charge pump                                                                                                                                                                                                                            |
| CP3               | 23                        | Second diode node for charge pump                                                                                                                                                                                                                                        |
| CP4               | 26                        | Second inverter switching node for charge pump                                                                                                                                                                                                                           |
| FAULT0            | 42                        | Logic level fault0 output signal. Lower order bit of the two fault signals with open drain output.                                                                                                                                                                       |
| FAULT1            | 41                        | Logic level fault1 output signal. Higher order bit of the two fault signals with open drain output.                                                                                                                                                                      |
| LCOMP             | 6                         | Compensation capacitor terminal for left-channel Class-D amplifier                                                                                                                                                                                                       |
| LINN              | 4                         | Class-D left-channel negative input                                                                                                                                                                                                                                      |
| LINP              | 5                         | Class-D left-channel positive input                                                                                                                                                                                                                                      |
| LOUTN             | 14, 15                    | Class-D amplifier left-channel negative output of H-bridge                                                                                                                                                                                                               |
| LOUTP             | 10, 11                    | Class-D amplifier left-channel positive output of H-bridge                                                                                                                                                                                                               |
| LPV <sub>DD</sub> | 9, 16                     | Class-D amplifier left-channel power supply                                                                                                                                                                                                                              |
| MUTE              | 2                         | Active-low logic-level mute input signal. When MUTE is held low, the selected amplifier is muted. When MUTE is held high, the device operates normally. When the Class-D amplifier is muted, the low-side output transistors are turned on, shorting the load to ground. |
| NC                | 17, 18, 19,<br>30, 31, 32 | No connection                                                                                                                                                                                                                                                            |
| PGND              | 12, 13                    | Power ground for left-channel H-bridge only                                                                                                                                                                                                                              |
| PGND              | 27                        | Power ground for charge pump only                                                                                                                                                                                                                                        |
| PGND              | 36, 37                    | Power ground for right-channel H-bridge only                                                                                                                                                                                                                             |
| $PV_{DD}$         | 21, 28                    | V <sub>DD</sub> supply for charge-pump and gate-drive circuitry                                                                                                                                                                                                          |
| RCOMP             | 43                        | Compensation capacitor terminal for right-channel Class-D amplifier                                                                                                                                                                                                      |
| RINN              | 45                        | Class-D right-channel negative input                                                                                                                                                                                                                                     |
| RINP              | 44                        | Class-D right-channel positive input                                                                                                                                                                                                                                     |
| RPVDD             | 33, 40                    | Class-D amplifier right-channel power supply                                                                                                                                                                                                                             |
| ROUTN             | 34, 35                    | Class-D amplifier right-channel negative output of H-bridge                                                                                                                                                                                                              |
| ROUTP             | 38, 39                    | Class-D amplifier right-channel positive output of H-bridge                                                                                                                                                                                                              |
| SHUTDOWN          | 1                         | Active-low logic-level shutdown input signal. When SHUTDOWN is held low, the device goes into shutdown mode. When SHUTDOWN is held at logic high, the device operates normally.                                                                                          |
| V2P5              | 29                        | 2.5-V internal reference bypass                                                                                                                                                                                                                                          |
| VCP               | 22                        | Storage capacitor terminal for charge pump                                                                                                                                                                                                                               |
| V <sub>DD</sub>   | 8                         | V <sub>DD</sub> bias supply for analog circuitry. This terminal needs to be well filtered to prevent degrading the device performance.                                                                                                                                   |



### Class-D amplifier faults

**Table 1. Class-D Amplifier Fault Table** 

| FAULT 0 <sup>†</sup> | FAULT 1 <sup>†</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                 |
|----------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                    | 1                    | No fault. — The device is operating normally.                                                                                                                                                                                                                                               |
| 0                    | 1                    | Charge pump under-voltage lock-out (VCP-UV) fault. — All low-side transistors are turned on, shorting the load to ground. Once the charge pump voltage is restored, normal operation resumes, but FAULT1 is still active. FAULT1 is cleared by cycling MUTE, SHUTDOWN, or the power supply. |
| 1                    | 0                    | Over-current fault. — The output transistors are all switched off. This causes the load to be in a high-impedance state. This is a latched fault and is cleared by cycling MUTE, SHUTDOWN, or the power supply.                                                                             |
| 0                    | 0                    | Thermal fault. — All the low-side transistors are turned on, shorting the load to ground. This is latched fault and is cleared by cycling MUTE, SHUTDOWN, or the power supply.                                                                                                              |

<sup>†</sup> These logic levels assume a pullup to PV<sub>DD</sub> from the open-drain outputs.

### absolute maximum ratings over operating free-air temperature range, $T_C = 25^{\circ}C$ (unless otherwise noted)<sup>‡</sup>

| Supply voltage, V <sub>DD</sub> (PV <sub>DD</sub> , LPV <sub>DD</sub> , RPV <sub>DD</sub> , V <sub>DD</sub> ) | 5.5 V                   |
|---------------------------------------------------------------------------------------------------------------|-------------------------|
| Input voltage, V <sub>I</sub> (SHUTDOWN, MUTE)                                                                |                         |
| Output current, IO (FAULT0, FAULT1), open drain terminated                                                    | 1 mA                    |
| Charge pump voltage, V <sub>CP</sub>                                                                          | PV <sub>DD</sub> + 15 V |
| Continuous H-bridge output current                                                                            | 2 A                     |
| Pulsed H-Bridge output current, each output, I <sub>max</sub> (see Note 1)                                    | 5 A                     |
| Continuous total power dissipation                                                                            |                         |
| Operating virtual junction temperature range, T <sub>J</sub>                                                  | –40°C to 150°C          |
| Operating case temperature range, T <sub>C</sub>                                                              | –40°C to 125°C          |
| Storage temperature range, T <sub>stq</sub>                                                                   | –40°C to 150°C          |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                                                  |                         |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: Pulse duration = 10 ms, duty cycle ≤ 2%

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C†<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | TA TO TA |       | T <sub>A</sub> = 125°C<br>POWER RATING |
|---------|----------------------------------------|------------------------------------------------|----------|-------|----------------------------------------|
| DCA     | 5.6 W                                  | 44.8 mW/°C                                     | 3.6 W    | 2.9 W | 1.1 mW                                 |

<sup>†</sup> Please see the Texas Instruments document, *PowerPAD Thermally Enhanced Package Application Report* (literature number SLMA002), for more information on the PowerPAD package. The thermal data was measured on a PCB layout based on the information in the section entitled *Texas Instruments Recommended Board for PowerPAD* on page 33 of the before mentioned document.

### recommended operating conditions

|                                                                                            | MIN  | NOM | MAX  | UNIT |
|--------------------------------------------------------------------------------------------|------|-----|------|------|
| Supply voltage, PV <sub>DD</sub> , LPV <sub>DD</sub> , RPV <sub>DD</sub> , V <sub>DD</sub> | 4.5  |     | 5.5  | V    |
| High-level input voltage, VIH                                                              | 4.25 |     |      | V    |
| Low-level input voltage, V <sub>IL</sub>                                                   |      |     | 0.75 | V    |
| Audio inputs, LINN, LINP, RINN, RINP, differential input voltage                           |      |     | 1    | VRMS |
| PWM frequency                                                                              | 150  |     | 450  | kHZ  |



### electrical characteristics, Class-D amplifier, $V_{DD}$ = $PV_{DD}$ = $LPV_{DD}$ = $SV_{DD}$ = $SV_{D$

|                        | PARAMETER                                                                       | TEST CONDITIONS                                                   | MIN | TYP | MAX | UNIT |
|------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|
| PSRR                   | Power supply rejection ratio                                                    | $V_{DD} = PV_{DD} = LPV_{DD} = RPV_{DD} = 4.5 \text{ V}$ to 5.5 V |     | 40  |     | dB   |
| I <sub>DD</sub>        | Supply current                                                                  | No load, No filter                                                |     | 25  | 35  | mA   |
| I <sub>DD</sub> (MUTE) | Supply current, mute mode                                                       | MUTE = 0 V                                                        |     | 3.9 | 10  | mA   |
| I <sub>DD</sub> (SD)   | Supply current, shutdown mode                                                   | SHUTDOWN = 0 V                                                    |     | 0.2 | 10  | μΑ   |
| lн                     | High-level input current                                                        | V <sub>IH</sub> = 5.3 V                                           |     |     | 1   | μΑ   |
| I <sub>IL</sub>        | Low-level input current                                                         | V <sub>IL</sub> = -0.3 V                                          |     |     | -1  | μΑ   |
| r <sub>DS(on)</sub>    | Total static drain-to-source on-state resistance (low-side plus high-side FETs) | I <sub>D</sub> = 2 A                                              |     | 700 | 900 | mΩ   |
| r <sub>DS(on)</sub>    | Matching, high-side to high-side, low-side to low-side, same channel            | I <sub>D</sub> = 0.5 A                                            | 95% | 99% | ·   |      |

## operating characteristics, Class-D amplifier, $V_{DD}$ = $PV_{DD}$ = $LPV_{DD}$ = $SV_{DD}$ = $SV_{DD$

|       | PARAMETER                                               | TEST CO               | NDITIONS         | MIN | TYP  | MAX   | UNIT |
|-------|---------------------------------------------------------|-----------------------|------------------|-----|------|-------|------|
| PO    | RMS output power, THD = 0.5%, per channel               |                       |                  |     | 2    |       | W    |
| THD+N | Total harmonic distortion plus noise                    | P <sub>O</sub> = 1 W, | f = 1 kHz        |     | 0.2% |       |      |
|       | Efficiency                                              | P <sub>O</sub> = 1 W, | $R_L = 8 \Omega$ |     | 80%  |       |      |
| Ay    | Gain                                                    |                       |                  |     | 25   |       | dB   |
|       | Left/right channel gain matching                        |                       |                  | 95% | 99%  |       |      |
|       | Noise floor                                             |                       |                  |     | -55  |       | dBV  |
|       | Dynamic range                                           |                       |                  |     | 70   |       | dB   |
|       | Crosstalk                                               | f = 1 kHz             |                  |     | -55  |       | dB   |
|       | Frequency response bandwidth, post output filter, -3 dB |                       |                  | 20  |      | 20000 | Hz   |
| ВОМ   | Maximum output power bandwidth                          |                       | ·                |     |      | 20    | kHz  |

### thermal resistance

|                 | PARAMETER                           | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------|-------------------------------------|-----------------|-----|-----|-----|------|
| $R_{\theta JP}$ | Thermal resistance, junction-to-pad |                 |     |     | 10  | °C/W |
|                 | Thermal shutdown temperature        |                 |     | 165 |     | °C   |

### PARAMETER MEASUREMENT INFORMATION



Figure 1. 5-V, 4- $\Omega$  Test Circuit, Class-D Amplifier



### **MECHANICAL DATA**

### DCA (R-PDSO-G\*\*)

### PowerPAD™ PLASTIC SMALL-OUTLINE PACKAGE

### 48 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. The package thermal performance may be enhanced by bonding the thermal pad to an external thermal plane. This pad is electrically and thermally connected to the backside of the die and possibly selected leads.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Customers are responsible for their applications using TI components.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 2000, Texas Instruments Incorporated