# TLC320AD57C Data Manual

# Sigma-Delta Stereo Analog-to-Digital Converter

SLAS086A January 1995







#### **IMPORTANT NOTICE**

Texas Instruments (TI) reserves the right to make changes to its products or to discontinue any semiconductor product or service without notice, and advises its customers to obtain the latest version of relevant information to verify, before placing orders, that the information being relied on is current.

TI warrants performance of its semiconductor products and related software to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

Certain applications using semiconductor products may involve potential risks of death, personal injury, or severe property or environmental damage ("Critical Applications").

TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, INTENDED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT APPLICATIONS, DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS.

Inclusion of TI products in such applications is understood to be fully at the risk of the customer. Use of TI products in such applications requires the written approval of an appropriate TI officer. Questions concerning potential risk applications should be directed to TI through a local SC sales office.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards should be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TI warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used.

Copyright © 1995, Texas Instruments Incorporated

## **Contents**

| Section                                       | Title                                                                                                                                                                                                                                            | Page                                                               |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| 1 Intr<br>1.1<br>1.2<br>1.3<br>1.4<br>1.5     | oduction Features Functional Block Diagram Terminal Assignments Ordering Information Terminal Functions                                                                                                                                          | 1–1<br>1–1<br>1–2<br>1–2                                           |
| 2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7<br>2.8 | ailed Description Power-Down and Reset Functions 2.1.1 Power Down 2.1.2 Reset Function Differential Input Sigma-Delta Modulator Decimation Filter High-Pass Filter Master-Clock Circuit Test Serial Interface 2.8.1 Master Mode 2.8.2 Slave Mode | 2-1<br>2-1<br>2-2<br>2-3<br>2-3<br>2-3<br>2-3<br>2-4<br>2-4<br>2-4 |
| 3 Spe 3.1 3.2 3.3 3.4                         | Absolute Maximum Ratings Over Operating Free-Air Temperature Range                                                                                                                                                                               | 3–1<br>3–2<br>3–2<br>3–2<br>3–3                                    |
| 4 Par                                         | ameter Measurement Information                                                                                                                                                                                                                   | 4–1                                                                |

# **List of Illustrations**

| Figur                    | e litte                                                                                                                          | Page                             |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| 2–2<br>2–3               | Power-Down Timing Relationships Differential Analog Input Configuration Serial Master Transfer Modes Serial Slave Transfer Modes | . 2–3<br>. 2–5                   |
| 4–2<br>4–3<br>4–4<br>4–5 | SCLK to Fsync and DOUT – Master Mode 3                                                                                           | . 4–1<br>. 4–1<br>. 4–2<br>. 4–2 |
|                          | List of Tables                                                                                                                   |                                  |
| Table                    | e Title                                                                                                                          | Page                             |
| 2–1                      | Master-Clock to Sample-Rate Comparison                                                                                           | 2-4                              |

#### 1 Introduction

The TLC320AD57C provides high-resolution signal conversion from analog to digital using oversampling sigma-delta technology. This device consists of two synchronous conversion paths. Also included is a decimation filter after the modulator as shown in the functional block diagram. Other functions provide analog filtering and on-chip timing and control.

A functional block diagram of the TLC320AD57C is included in section 1.2. Each block is described in the Detailed Description section.

#### 1.1 Features

- Single 5-V Power Supply
- Sample Rates (f<sub>s</sub>) up to 48 kHz
- 18-Bit Resolution
- Signal-to-Noise (EIAJ) of 97 dB
- Dynamic Range of 95 dB
- Total Signal-to-Noise+Distortion of 91 dB
- Internal Reference Voltage (V<sub>ref</sub>)
- Serial Port Interface
- Differential Architecture
- Power Dissipation of 200 mW. Power-Down Mode for Low-Power Applications
- One Micron Advanced LinEPIC1Z<sup>™</sup> Process

#### 1.2 Functional Block Diagram



#### 1.3 Terminal Assignments

# DW PACKAGE (TOP VIEW)



NC - No internal connection

### 1.4 Ordering Information

|             | PACKAGE               |
|-------------|-----------------------|
| TA          | SMALL OUTLINE<br>(DW) |
| 0°C to 70°C | TLC320AD57CDW         |

#### 1.5 Terminal Functions

| TERMIN           | IAL | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                     |  |  |  |
|------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME             | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                     |  |  |  |
| AnaPD            | 6   | I   | Analog power-down mode. The analog power-down mode disables the analog modulators. The single-bit modulator outputs become invalid, which renders the outputs of the digital filters invalid. When AnaPD is pulled low, normal operation of the device resumes. |  |  |  |
| $AV_{DD}$        | 4   | I   | Analog supply voltage                                                                                                                                                                                                                                           |  |  |  |
| AVSS             | 5   | I   | Analog ground                                                                                                                                                                                                                                                   |  |  |  |
| CMODE            | 12  | I   | Clock mode. CMODE selects between two methods of determining the master clock frequency. When CMODE is high, the master clock input is 384× the conversion frequency. When CMODE is low, the master clock input is 256× the conversion frequency.               |  |  |  |
| DOUT             | 16  | 0   | Data output. DOUT transmits the sigma-delta audio analog-to-digital converter (ADC) output data to a digital signal processor (DSP) serial port or other compatible serial interface and is synchronized to SCLK. DOUT is low when DigPD is high.               |  |  |  |
| DV <sub>DD</sub> | 18  | ı   | Digital supply voltage                                                                                                                                                                                                                                          |  |  |  |

## 1.5 Terminal Functions (Continued)

| TERMINAL    |           |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|-------------|-----------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME        | NO.       | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| DVSS        | 19        | ı   | Digital ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| DigPD       | 10        | I   | Digital power-down mode. The digital power-down mode shuts down the digital filters and clock generators. All digital outputs are brought to unasserted levels. When DigPD is pulled low, normal operation of the device resumes.                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| Fsync       | 17        | I/O | Frame synchronization. Fsync designates valid data from the ADC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| НРВур       | 7         | I   | High-pass filter bypass. When HPByp is high, the high-pass filter is bypassed. This allows dc analog signal conversion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
| INLM        | 2         | - 1 | Inverting input to left analog input amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| INLP        | 1         | I   | Noninverting input to left analog input amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| INRM        | 27        | - 1 | Inverting input to right analog input amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| INRP        | 28        | I   | Noninverting input to right analog input amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
| LGND        | 25        | ı   | Logic-power-supply ground for analog modulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| LRCIk       | 14        | I/O | Left/right clock. LRClk signifies whether the serial data is associated with the left channel ADC (when high) or the right channel ADC (when low). LRClk is low when DigPD is high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| MCLK        | 20        | I   | Master clock. MCLK derives all of the key logic signals of the sigma-delta audio ADC. The nominal input frequency range is 18.432 MHz to 256 kHz.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| MODE0-MODE2 | 8, 13, 22 |     | Serial modes. MODE0–MODE2 configure this device for many different modes of operation. The different configurations are:  Master versus slave 16 bit versus 18 bit MSB first versus LSB first Slave: Fsync controlled versus Fsync high Each of these modes is described in the Serial Interface section with timing diagrams.  MODE MASTER/ MSB/LSB 0 1 2 SLAVE BITS FIRST 0 0 0 slave up to 18 MSB 0 0 1 slave 18 LSB 0 1 0 slave up to 18 MSB 0 1 1 master 16 MSB 1 0 0 master 18 MSB 1 0 1 master 18 LSB 1 1 0 master 16 MSB 1 1 1 master 16 MSB |  |  |  |  |
| OSFL, OSFR  | 9, 21     | 0   | Over scale flag left/right. If the left/right channel analog input exceeds the full scale input range for two consecutive conversions, OSFL and OSFR are set high for 4096 LRClk periods. OSFL and OSFR are low when DigPD is high.                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| SCLK        | 15        | I/O | Shift clock. If SCLK is confirgured as an input, SCLK clocks serial data out of the sigma-delta audio ADC. If SCLK is configured as an output, SCLK stops clocking when DigPD is high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| TEST        | 11        | I   | Test mode. TEST should be low for normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| REFI        | 3         | I   | Input voltage for modulator reference (normally connected to REFO, terminal 26).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| REFO        | 26        | I   | Internal voltage reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
| Vlogic      | 24        | ı   | Logic power supply (5 V) for analog modulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |

#### 2 Detailed Description

The following sections contain a detailed description of the TLC320AD57C.

#### 2.1 Power-Down and Reset Functions

The following sections contain descriptions of the power-down and reset functions of the TLC320AD57C.

#### 2.1.1 Power Down

The power-down state is comprised of a separate digital and analog power down. The power consumption of each is detailed in Section 3.3, Electrical Characteristics.

The digital power-down mode shuts down the digital filters and clock generators. All digital outputs are set to an unasserted level. When the digital power-down terminal (DigPD) is pulled low, normal operation of the device is initiated.

In slave mode, the conversion process must synchronize to an input on the LRClk terminal and the SCLK terminal. Therefore, the conversion process is not initiated until the first rising edges on both SCLK and LRClk are detected after DigPD is pulled low. This synchronizes the conversion cycle. All conversions are performed at a fixed LRClk rate [MCLK/256 (CMODE low) or MCLK/384 (CMODE high)] after the initial synchronization. After the digital power-down terminal is brought low, the output of the digital filters remains invalid for 50 LRClk cycles [see Figures 2–1(a) and 2–1(b)].

In master mode, LRClk is an output; therefore, the conversion process initiates based on internal timing. The first valid data out occurs as shown in Figure 2–1(c).

The analog power-down mode disables the analog modulators. The single-bit modulator outputs become invalid, which renders the outputs of the digital filters invalid. When the analog power-down terminal is brought low, the modulators are brought back online; however, the outputs of the digital filters require 50 LRClk cycles for valid results.

#### 2.1.2 Reset Function

The conversion process is not initiated until the first rising edges on both SCLK and LRClk are detected after DigPD is pulled low. This synchronizes the conversion cycle. All conversions are performed at a fixed LRClk rate [MCLK/256 (CMODE low) or MCLK/384 (CMODE high)] after the initial synchronization.



Figure 2-1. Power-Down Timing Relationships

#### 2.2 Differential Input

The input is differential in order to provide common-mode noise rejection and increase the input dynamic range. Figure 2–2 shows the analog input signals used in a differential configuration to achieve 6.4-V peak-to-peak differential swing with a 3.2-V peak-to-peak swing per input line.



Figure 2–2. Differential Analog Input Configuration

#### 2.3 Sigma-Delta Modulator

The modulator is a fourth order sigma-delta modulator with 64 times oversampling. The ADC provides high-resolution, low-noise performance from a one-bit converter using oversampling techniques.

#### 2.4 Decimation Filter

The decimation filter used after the sigma-delta modulator reduces the digital data rate to the sampling rate of LRClk. This is accomplished by decimating with a ratio of 1:64. The output of this filter is a 2s complement data word of up to 18 bits serially clocked out.

If the input value exceeds the full range of the converter, the output of the decimator is held at the appropriate extreme until the input returns to within the dynamic range of the device.

#### 2.5 High-Pass Filter

The high-pass filter removes dc from the input. With this filtering, offset calibration is not needed. The high-pass filter can be circumvented by asserting the HPByp terminal to pass dc signals through the converter. However, an offset due to the converter can be present when bypassing the high-pass filter.

#### 2.6 Master-Clock Circuit

The master-clock circuit generates and distributes necessary clocks throughout the device. MCLK is the external master-clock input. CMODE selects the relationship of MCLK to the sample rate, LRClk. When CMODE is low, the sample rate of the data paths is set to LRClk = MCLK/256. When CMODE is high, the sample rate is set to LRClk = MCLK/384. With a fixed oversampling ratio of 64×, the effect of changing MCLK is shown in Table 2–1.

When the device is in master mode, SCLK is derived from MCLK in order to provide clocking of the serial communications between the sigma-delta audio ADC and a digital signal processor (DSP) or control logic. This is equivalent to a clock running at  $64 \times LRClk$ .

When the device is in slave mode, SCLK is externally derived.

Table 2–1. Master-Clock to Sample-Rate Comparison (modes 1, 3, 4, 5)

| MCLK<br>(MHz) | CMODE | SCLK<br>(MHz) | LRCIk<br>(kHz) |
|---------------|-------|---------------|----------------|
| 12.2880       | Low   | 3.0720        | 48             |
| 18.4320       | High  | 3.0720        | 40             |
| 11.2896       | Low   | 2.8224        | 44.1           |
| 16.9344       | High  | 2.0224        | 44.1           |
| 8.1920        | Low   | 2.0480        | 32             |
| 12.2880       | High  | 2.0400        | 32             |
| 0.2560        | Low   | 0.0640        | 1              |
| 0.3840        | High  | 0.0640        | ı              |

#### 2.7 Test

When the TEST input is high, the test mode is selected, which routes the high speed one-bit modulator result to the serial port output. When in the test mode, the SCLK output frequency is equal to the data output rate. LRClk is an input when the test mode is selected. This allows for the selection of the left or right modulator output to be routed to the serial port (high = left and low = right).

#### 2.8 Serial Interface

Although the serial data is shifted out in two seperate time packets that represent the left and right channels, the inputs are sampled and converted simultaneously.

The serial interface protocol has master and slave modes each with different read-out modes. The master mode sources the control signals for conversion synchronization while the slave mode allows an external controller to provide conversion synchronization signals.

The five master modes are shown in Figures 2–3(a) through 2–3(e) and the three slave modes are shown in Figures 2–4(a) through 2–4(c). For a 16-bit word, D15 is the most significant bit and D0 is the least significant bit. Unless otherwise specified, all values are in 2s complement format.

In the master mode, SCLK is generated internally and is sourced as an output. The relationship of SCLK to LRClk is 64× (modes 1, 3, 4, 5) or 32× (modes 6, 7). In the slave mode, SCLK is an input. SCLK timing must meet the timing specifications listed in the Recommended Operating Conditions section.

#### 2.8.1 Master Mode

As the master, the TLC320AD57C generates LRClk, Fsync, and SCLK from MCLK. These signals are provided for synchronizing the serial port of a DSP or other control devices.

Fsync designates valid data from the ADC, and accomplishes this in the master modes by one of two methods. The first method is to place a single pulse on Fsync prior to valid data. This indicates the starting point for the data. The second method of frame synchronization is to hold Fsync high during the entire valid data cycle which provides boundaries for the data.

LRClk is generated internally from MCLK. The frequency of this signal is fixed at the sampling frequency  $f_s$  [MCLK/256 (CMODE low) or MCLK/384 (CMODE high)]. During the high period of this signal, the left channel data is serially shifted to the output; during the low period, the right channel data is shifted to the output. The conversion cycle synchronizes with the rising edge of LRClk.

Five modes are available when the device is configured as a master. Two modes are for 18-bit communications. These modes differ from each other in that the MSB is transferred first in one mode while the LSB is transferred first in the second mode [see Figures 2–3(b) and 2–3(c)]. When the LSB is transferred first, the data is right justified to the LRClk [see Figures 2–3(a) through 2–3(e)]. The three other modes

available as a master are 16-bit modes. Two of the modes differ as MSB first versus LSB first. These two modes set  $SCLK = LRClk \times 32$ . This is one half the frequency used in the other transfer modes [see Figures 2–3(d) and 2–3(e)]. The third 16-bit mode provides the data MSB first with one clock delay after LRClk [see Figure 2–3(a)].



Figure 2-3. Serial Master Transfer Modes

#### 2.8.2 Slave Mode

As a slave, the TLC320AD57C receives LRClk, Fsync, and SCLK as inputs. The conversion cycle synchronizes to the rising edge of LRClk, and the data synchronizes to the falling edge of SCLK. SCLK must meet the setup time requirements specified in Section 3.2, Recommended Operating Conditions. Synchronization of the slave modes is accomplished with the digital power-down control.

In slave mode, Fsync is an input. Three modes are provided as shown in Figures 2-4(a) through 2-4(c).

SCLK and LRClk are externally generated and sourced. The first rising edges of SCLK and LRClk after a power-down cycle initiate the conversion cycle. Refer to Section 2.8.1, Master Mode for signal functions.

Several modes are available when the TLC320AD57C is configured as a slave. Using the Mode0, Mode1, and Mode2 terminals, the TLC320AD57C can be set to shift out the MSB first or the LSB first [see Figures 2–4(a) and 2–4(b)]. The number of bits shifted out can be controlled by the number of valid SCLK cycles provided within the left or right channel period. If only enough clocks are provided to shift out 16 data bits before LRClk changes state, this is equivalent to a 16-bit mode.



Figure 2-4. Serial Slave Transfer Modes

### 3 Specifications

# 3.1 Absolute Maximum Ratings Over Operating Free-Air Temperature Range (Unless Otherwise Noted)<sup>†</sup>

| Analog supply voltage range, AV <sub>DD</sub> (see Note 1)                                    |
|-----------------------------------------------------------------------------------------------|
| Digital supply voltage range, DV <sub>DD</sub> (see Note 2)                                   |
| Digital output voltage range, (externally applied)0.3 V to DV <sub>DD</sub> + 0.3 V           |
| Digital input voltage range, MODE0 – MODE2 –0.3 V to DV <sub>DD</sub> + 0.3 V                 |
| Analog input voltage range, INLP, INLM, INRP, INRM $\dots$ -0.3 V to AV <sub>DD</sub> + 0.3 V |
| Operating free-air temperature range, T <sub>A</sub> 0°C to 70°C                              |
| Storage temperature range, T <sub>stg</sub>                                                   |
| Case temperature for 10 seconds, T <sub>C</sub>                                               |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds 260°C                            |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. Voltage values for maximum ratings are with respect to AVSS.

2. Voltage values for maximum ratings are with respect to DVSS.

#### 3.2 Recommended Operating Conditions

|                                                                                    | MIN  | NOM | MAX  | UNIT |
|------------------------------------------------------------------------------------|------|-----|------|------|
| Analog supply voltage, AV <sub>DD</sub> (see Note 3)                               | 4.75 | 5   | 5.25 | V    |
| Digital supply voltage, DV <sub>DD</sub>                                           | 4.75 | 5   | 5.25 | V    |
| Analog logic supply voltage, at Vlogic                                             | 4.75 | 5   | 5.25 | V    |
| Reference voltage, V <sub>ref</sub>                                                |      | 3.2 |      | V    |
| Setup time, DigPD↓ to LRClk↑, slave mode, t <sub>Su1</sub> (see Figure 2–1(a))     |      | 30  |      | ns   |
| Setup time, DigPD↓ to LRClk↑, master mode, t <sub>Su2</sub> (see Figure 2–1(b))    |      | 30  |      | ns   |
| Setup time, SCLK↑ to LRClk, slave mode, t <sub>Su3</sub> (see Figures 4–5 and 4–6) | 30   |     |      | ns   |
| Setup time, LRClk to SCLK↑, slave mode, t <sub>Su4</sub> (see Figure 4–5)          | 30   |     |      | ns   |
| Setup time, SCLK↑ to Fsync, slave mode, t <sub>Su5</sub> (see Figure 4–6)          | 30   |     |      | ns   |
| Setup time, Fsync to SCLK↑, slave mode, t <sub>Su6</sub> (see Figure 4–6)          | 30   |     |      | ns   |
| Load resistance at DOUT, RL                                                        |      | 10  |      | kΩ   |
| Operating free-air temperature, T <sub>A</sub>                                     | 0    |     | 70   | °C   |

NOTE 3: Voltages at analog inputs and outputs and AV $_{
m DD}$  are with respect to the AV $_{
m SS}$  terminal.

#### 3.3 Electrical Characteristics

## 3.3.1 Digital Interface, $T_A = 25^{\circ}C$ , $AV_{DD} = DV_{DD} = 5 V$

|                  | PARAMETER                                   | TEST CONDITIONS         | MIN | TYP | MAX | UNIT |
|------------------|---------------------------------------------|-------------------------|-----|-----|-----|------|
| V <sub>IH</sub>  | High-level input voltage                    |                         | 2   | 4.6 |     | V    |
| $V_{IL}$         | Low-level input voltage                     |                         |     | 0.2 | 0.8 | V    |
| Vон              | High-level output voltage, DOUT             | $I_{OH} = 2 \text{ mA}$ | 2.4 | 4.6 |     | V    |
| VOL              | Low-level output voltage, DOUT              | $I_{OL} = 2 \text{ mA}$ |     | 0.2 | 0.4 | V    |
| lн               | High-level input current, any digital input |                         |     | 1   |     | μΑ   |
| Ι <sub>Ι</sub> L | Low-level input current, any digital input  |                         |     | 1   |     | μΑ   |
| Ci               | Input capacitance                           |                         |     | 5   |     | pF   |
| Co               | Output capacitance                          |                         |     | 5   |     | pF   |

### 3.3.2 Analog Interface

# 3.3.2.1 ADC Modulator, $T_A$ = 25°C, $AV_{DD}$ = $DV_{DD}$ = 5 V, $f_S$ = 48 kHz, Bandwidth = 24 kHz, HPByp = 1, CMODE = 0, MODE0 – 2 = 101

| PARAMETER                              | TEST CONDITIONS                                  | MIN | TYP    | MAX | UNIT   |  |  |
|----------------------------------------|--------------------------------------------------|-----|--------|-----|--------|--|--|
| Resolution                             |                                                  |     | 18     |     | Bits   |  |  |
| DYNAMIC PERFORMANCE                    |                                                  |     |        |     |        |  |  |
| Signal to noise (EIAJ)                 | INLP = INRP = 2.5 V dc<br>INLM = INRM = 2.5 V dc | 93  | 97     |     | dB     |  |  |
| Dynamic range                          | -1dB down from                                   | 91  | 95     |     | dB     |  |  |
| Signal to noise + distortion (THD + N) | 6-V differential input between                   |     | 91     |     | dB     |  |  |
| Total harmonic distortion (THD)        | INRP (INLP) and INRM (INLM)                      |     | 0.001% |     |        |  |  |
| Interchannel isolation                 |                                                  |     | 108    |     | dB     |  |  |
| DC ACCURACY                            |                                                  |     |        |     |        |  |  |
| Gain error                             |                                                  |     | ±0.2   |     | dB     |  |  |
| Interchannel gain mismatch             |                                                  |     | ±0.2   |     | dB     |  |  |
| Offset error (18-bit resolution)       |                                                  |     | ±5     |     | mV     |  |  |
| Offset drift                           |                                                  |     | ±0.17  |     | LSB/°C |  |  |

# 3.3.2.2 Inputs/Supplies, $T_A = 25^{\circ}C$ , $AV_{DD} = DV_{DD} = 5$ V, $f_S = 48$ kHz, Bandwidth = 24 kHz, HPByp = 1

| PARAMETER            | TEST CONDITIONS                       | MIN | TYP | MAX | UNIT |  |  |  |
|----------------------|---------------------------------------|-----|-----|-----|------|--|--|--|
| ANALOG INPUT         |                                       |     |     |     |      |  |  |  |
| Input voltage        | Differential input                    |     | 6.4 |     | V    |  |  |  |
| Input voltage        | Single-ended input                    |     | 3.2 |     | V    |  |  |  |
| Input impedance      |                                       |     | 50  |     | kΩ   |  |  |  |
| POWER SUPPLIES       |                                       |     |     |     |      |  |  |  |
|                      | IDD (analog), operating               |     | 22  | 30  | mA   |  |  |  |
| Power cumply current | IDD (digital), operating              |     | 24  | 32  | mA   |  |  |  |
| Power-supply current | IDD (analog), power down              |     | 100 |     | μΑ   |  |  |  |
|                      | I <sub>DD</sub> (digital), power down |     | 40  | ·   | μΑ   |  |  |  |
| Power dissipation    |                                       |     | 230 | ·   | mW   |  |  |  |

## 3.3.3 Channel Characteristics, $T_A = 25^{\circ}C$ , $AV_{DD} = DV_{DD} = 5$ V, $f_S = 48$ kHz, HPByp = 1

| PARAMETER            | TEST CONDITIONS     | MIN   | TYP               | MAX | UNIT |
|----------------------|---------------------|-------|-------------------|-----|------|
| Passband (-3 dB)     | HPByp = 0           | 0.001 |                   | 24  | kHz  |
| Passband ripple      | 30 Hz – 21.8 kHz    |       | ±0.01             |     | dB   |
| Stopband attenuation | 26.2 kHz – 3046 kHz | 80    |                   |     | dB   |
| Group delay          |                     |       | 25/F <sub>S</sub> |     | s    |

## 3.4 Switching Characteristics

|                       | PARAMETER                                                                    | MIN | TYP | MAX | UNIT |
|-----------------------|------------------------------------------------------------------------------|-----|-----|-----|------|
| <sup>t</sup> d1       | Delay time, AnaPD↓ to DOUT valid (see Figure 2–1(c))                         |     | 30  |     | ns   |
| <sup>t</sup> d(MFSD)  | Delay time, SCLK↓ to Fsync, master mode (see Figures 4–1, 4–2, 4–3, and 4–4) | -20 |     | 20  | ns   |
| <sup>t</sup> d(MDD)   | Delay time, SCLK↓ to DOUT, master mode (see Figures 4–1, 4–2, 4–3, and 4–4)  | 0   |     | 50  | ns   |
| t <sub>d</sub> (MIRD) | Delay time, SCLK↓ to LRClk, master mode (see Figures 4–2 and 4–4)            | -20 |     | 20  | ns   |
| td(SDD1)              | Delay time, LRClk to DOUT, slave mode (see Figure 4–5)                       |     |     | 50  | ns   |
| td(SDD2)              | Delay time, SCLK↓ to DOUT, slave mode (see Figures 4–5 and 4–6)              |     |     | 50  | ns   |

#### 4 Parameter Measurement Information



Figure 4–1. SCLK to Fsync and DOUT – Master Mode 3



Figure 4-2. SCLK to Fsync, DOUT, and LRCIk - Master Modes 4 and 6



Figure 4-3. SCLK to Fsync, DOUT, and LRCIk - Master Mode 5



Figure 4-4. SCLK to Fsync, DOUT, and LRClk - Master Mode 7



Figure 4–5. SCLK to LRCIk and DOUT – Slave Mode 0, Fsync High



Figure 4-6. SCLK to Fsync, LRCIk, and DOUT - Slave Mode 2, Fsync Controlled



#### PACKAGE OPTION ADDENDUM

30-Mar-2005

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|---------------------|-------------------------|------------------|------------------------------|
| TLC320AD57CDW    | OBSOLETE              | SOIC            | DW                 | 28                  | TBD                     | Call TI          | Call TI                      |
| TLC320AD57CDWR   | OBSOLETE              | SOIC            | DW                 | 28                  | TBD                     | Call TI          | Call TI                      |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.