## DATA SHEET

## TDA9143 <br> ${ }^{2}$ ²C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

Preliminary specification
1996 Jan 17
File under Integrated Circuits, IC02

## $\mathrm{I}^{2} \mathrm{C}$-bus controlled, alignment-free <br> PAL/NTSC/SECAM decoder/sync processor

## FEATURES

- Multi-standard colour decoder and sync processor for PAL, NTSC and SECAM
- PALplus helper blanking and EDTV-2 blanking
- ${ }^{2} \mathrm{C}$-bus controlled
- $\mathrm{I}^{2} \mathrm{C}$-bus addresses hardware selectable
- Pin compatible with TDA9141
- Alignment free
- Few external components
- Designed for use with baseband delay lines
- Integrated video filters
- Adjustable luminance delay
- Noise detector with $\mathrm{I}^{2} \mathrm{C}$-bus read-out
- Norm/no_norm detector with ${ }^{2} \mathrm{C}$-bus read-out
- CVBS or Y/C input, with automatic detection possibility
- CVBS output, provided $\mathrm{I}^{2} \mathrm{C}$-bus address 8 A is used
- Vertical divider system
- Two-level sandcastle signal
- VA synchronization pulse (3-state)
- HA synchronization pulse or clamping pulse CLP input/output
- Line-locked clock output (6.75 MHz or 6.875 MHz) or stand-alone $\mathrm{I}^{2} \mathrm{C}$-bus output port
- Stand-alone $\mathrm{I}^{2} \mathrm{C}$-bus input/output port
- Colour matrix and fast YUV switch
- Comb filter enable input/output with subcarrier frequency
- Internal bypass mode of external delay line for NTSC applications
- Low power standby mode with 3-state YUV outputs
- Fast blanking detector with $\mathrm{I}^{2} \mathrm{C}$-bus read-out
- Blanked or unblanked sync on $\mathrm{Y}_{\text {out }}$ by $\mathrm{I}^{2} \mathrm{C}$-bus bit BSY
- Internal MACROVISION gating for the horizontal PLL enabled by bus bit EMG.


## GENERAL DESCRIPTION

The TDA9143 is an $I^{2} \mathrm{C}$-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor with blanking facilities for PALplus and EDTV-2 signals. The TDA9143 has been designed for use with baseband chrominance delay lines, and has a combined subcarrier frequency/comb filter enable signal for communication with a PAL/NTSC comb filter.

The IC can process both CVBS input signals and Y/C input signals. The input signal is available on an output pin, in the event of a Y/C signal, it is added into a CVBS signal.

The sync processor provides a two-level sandcastle, a horizontal pulse (CLP or HA pulse, bus selectable) and a vertical (VA) pulse. When the HA pulse is selected, a line-locked clock (LLC) signal is available at the output port pin (6.75 MHz or 6.875 MHz ).

A fast switch can select either the internal $Y$ signal with the UV input signals, or YUV signals made of the RGB input signals. The RGB input signals can be clamped with either the internal or an external clamping signal.

Two pins with an input/output port and an output port of the $\mathrm{I}^{2} \mathrm{C}$-bus are available.

The $I^{2} \mathrm{C}$-bus address of the TDA9143 is hardware programmable.

## ORDERING INFORMATION

| TYPE | PACKAGE |  |  |
| :--- | :---: | :---: | :---: |
|  | NAME | DESCRIPTION | VERSION |
| TDA9143 | SDIP32 | plastic shrink dual in-line package; 32 leads (400 mil) | SOT232-1 |

## ${ }^{2}$ ² C-bus controlled, alignment-free

 PAL/NTSC/SECAM decoder/sync processorQUICK REFERENCE DATA

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | positive supply voltage |  | 7.2 | 8.0 | 8.8 | V |
| $\mathrm{I}_{\mathrm{CC}}$ | supply current |  | 50 | 60 | 70 | mA |
| $\mathrm{V}_{\text {CVBS(p-p) }}$ | CVBS input voltage (peak-to-peak value) | top sync-white | - | 1.0 | 1.43 | V |
| $\mathrm{V}_{\mathrm{Y}(\mathrm{p}-\mathrm{p})}$ | luminance input voltage (peak-to-peak value) | top sync-white | - | 1.0 | 1.43 | V |
| $\mathrm{V}_{\mathrm{C}(\mathrm{p}-\mathrm{p})}$ | chrominance burst input voltage (peak-to-peak value) |  | - | 0.3 | 0.6 | V |
| $\mathrm{V}_{Y(\text { out) }}$ | luminance black-white output voltage |  | - | 1.0 | - | V |
| $\mathrm{V}_{\mathrm{U} \text { (out)(p-p) }}$ | U output voltage (peak-to-peak value) | standard colour bar | - | 1.33 | - | V |
| $\mathrm{V}^{\mathrm{V} \text { (out)(p-p) }}$ | V output voltage (peak-to-peak value) | standard colour bar | - | 1.05 | - | V |
| $\mathrm{V}_{\mathrm{SC} \text { (b) }}$ | sandcastle blanking voltage level |  | 2.2 | 2.5 | 2.8 | V |
| $\mathrm{V}_{\text {SC }}$ (clamp) | sandcastle clamping voltage level |  | 4.2 | 4.5 | 4.8 | V |
| $\mathrm{V}_{\mathrm{VA}}$ | VA output voltage |  | 4.0 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\mathrm{HA}}$ | HA output voltage |  | 4.0 | 5.0 | 5.5 | V |
| $\mathrm{V}_{\text {LLC }(p-p)}$ | LLC output voltage amplitude (peak-to-peak value) |  | 250 | 500 | - | mV |
| $\mathrm{V}_{\mathrm{R}, \mathrm{G}, \mathrm{B}(\mathrm{p}-\mathrm{p})}$ | RGB input voltage (peak-to-peak value) | 0 to 100\% saturation | - | 0.7 | 1.0 | V |
| $\mathrm{V}_{\text {clamp(/IO) }}$ | clamping pulse input/output voltage |  | - | 5.0 | - | V |
| $\mathrm{V}_{\text {sub }(p-p)}$ | subcarrier output voltage amplitude (peak-to-peak value) |  | 150 | 200 | 300 | mV |
| $\mathrm{V}_{\text {OPORT }}$ | port output voltage |  | 4.0 | 5.0 | 5.5 | V |

Fig. 1 Block diagram.

## ${ }^{2}$ ² C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

PINNING

| SYMBOL | PIN | DESCRIPTION |
| :---: | :---: | :---: |
| -(R-Y) | 1 | output signal for -(R-Y) |
| -(B-Y) | 2 | output signal for $-(\mathrm{B}-\mathrm{Y})$ |
| $\mathrm{U}_{\text {in }}$ | 3 | chrominance U input |
| $\mathrm{V}_{\text {in }}$ | 4 | chrominance V input |
| SCL | 5 | serial clock input |
| SDA | 6 | serial data input/output |
| $\mathrm{V}_{\text {CC }}$ | 7 | positive supply voltage |
| DEC | 8 | digital supply decoupling |
| DGND | 9 | digital ground |
| SC | 10 | sandcastle output |
| VA | 11 | vertical acquisition synchronization pulse |
| $\mathrm{Y}_{\text {out }}$ | 12 | luminance output |
| $\mathrm{V}_{\text {out }}$ | 13 | chrominance V output |
| $\mathrm{U}_{\text {out }}$ | 14 | chrominance U output |
| I/O PORT | 15 | input/output port |
| O PORT/LLC | 16 | output port/line-locked clock output |
| CLP/HA | 17 | clamping pulse/HA synchronization pulse input/output |
| F | 18 | fast switch select input |
| B | 19 | BLUE input |
| G | 20 | GREEN input |
| R | 21 | RED input |
| ADDR (CVBS) | 22 | $I^{2} \mathrm{C}$-bus address input (CVBS output) |
| Fscomb | 23 | comb filter status input/output |
| HPLL | 24 | horizontal PLL filter |
| C | 25 | chrominance input |
| Y/CVBS | 26 | luminance/CVBS input |
| AGND | 27 | analog ground |
| $\mathrm{FILT}_{\text {ref }}$ | 28 | filter reference decoupling |
| CPLL | 29 | colour PLL filter |
| XTAL | 30 | reference crystal input |
| XTAL2 | 31 | second crystal input |
| SEC ${ }_{\text {ref }}$ | 32 | SECAM reference decoupling |



## ${ }^{2} \mathrm{C}$-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

## FUNCTIONAL DESCRIPTION

The TDA9143 is an $1^{2} \mathrm{C}$-bus controlled, alignment-free PAL/NTSC/SECAM colour decoder/sync processor which has been designed for use with baseband chrominance delay lines. For PALplus and EDTV-2 $(60 \mathrm{~Hz})$ signals blanking facilities are included.

In the standard operating mode the $\mathrm{I}^{2} \mathrm{C}$-bus address is 8 A . If the address input is connected to the positive supply rail the address will change to 8 E .

## Input switch

| CAUTION |
| :--- |
| The voltage on the chrominance pin must never exceed |
| 5.5 V . If it does, the IC enters a test mode. |

The TDA9143 has a two pin input for CVBS or Y/C signals which can be selected via the $\mathrm{I}^{2} \mathrm{C}$-bus. The input selector also has a position in which it automatically detects whether a CVBS or Y/C signal is on the input. In this input selector position, standard identification first takes place on an added Y/CVBS and C input signal.

After that, both chrominance signal input amplitudes are checked once and the input with the strongest chrominance burst signal is selected. The input switch status is read out by the $I^{2} \mathrm{C}$-bus via output bit YC. The auto input detector indicates $\mathrm{YC}=1$ for a VBS input signal (no chrominance component).

## CVBS output

In the standard operating mode with $\mathrm{I}^{2} \mathrm{C}$-bus address 8 A , a CVBS output signal is available on the address pin, which represents either the CVBS input signal or the Y/C input signal, added into a CVBS signal.

## RGB colour matrix

| CAUTION |
| :--- |
| The voltage on the $\mathrm{U}_{\text {in }}$ pin must never exceed 5.5 V. <br> If it does, the IC enters a test mode. |

The TDA9143 has a colour matrix to convert RGB input signals into YUV signals. A fast switch, controlled by the signal on pin $F$ and enabled by $\mathrm{I}^{2} \mathrm{C}$-bus via EFS (enable fast switch), can select between these YUV signals and the YUV signals of the decoder. Mode FRGB = 1 (forced RGB) overrules EFS and switches the matrixed RGB inputs to the YUV outputs.

The $Y$ signal is internally connected to the switch. The $-(R-Y)$ and $-(B-Y)$ output signals of the decoder first have to be delayed in external baseband chrominance delay lines. The outputs of the delay lines must be connected to the UV input pins. If the RGB signals are not synchronous with the selected decoder input signal, clamping of the RGB input signals is possible by $\mathrm{I}^{2} \mathrm{C}$-bus selection of ECL (external RGB clamp mode) and by feeding an external clamping signal to the CLP pin.

Also in external RGB clamp mode the VA output will be in a high impedance OFF-state. The YUV outputs can be put in 3-state mode by bus bit LPS (low power standby mode).

## Standard identification

The standards which the TDA9143 can decode depend upon the choice of external crystals. If a 4.4 MHz and a 3.6 MHz crystal are used then SECAM, PAL 4.4/3.6 and NTSC 4.4/3.6 can be decoded. If two 3.6 MHz crystals are used then only PAL 3.6 and NTSC 3.6 can be decoded.
Which 3.6 MHz standards can be decoded depends upon the exact frequencies of the 3.6 MHz crystals. In an application where not all standards are required only one crystal is sufficient; in this instance the crystal must be connected to the reference crystal input (pin 30). If a 4.4 MHz crystal is used it must always be connected to the reference crystal input. Both crystals are used to provide a reference for the filters and the horizontal PLL, however, only the reference crystal is used to provide a reference for the SECAM demodulator. To enable the calibrating circuits to be adjusted exactly, two bits from $\mathrm{I}^{2} \mathrm{C}$-bus subaddress 00 are used to indicate which crystals are connected to the IC.
The standard identification circuit is a digital circuit without external components. The search loop is illustrated in Fig.3. The decoder (via the $\mathrm{I}^{2} \mathrm{C}$-bus) can be forced to decode either SECAM or PAL/NTSC (but not PAL or NTSC). Crystal selection can also be forced. Information concerning standard and which crystal is selected and whether the colour killer is ON or OFF is provided by the read out.

Using the forced-mode does not affect the search loop, it does however prevent the decoder from reaching or staying in an unwanted state. The identification circuit skips impossible standards (e.g. SECAM when no 4.4 MHz crystal is fitted) and illegal standards (e.g. in forced mode). To reduce the risk of wrong identification, PAL has priority over SECAM. Only line identification is used for SECAM. For a vertical frequency of 60 Hz , SECAM can be blocked to prevent wrong identification by means of bus bit SAF.
$I^{2} \mathrm{C}-$ bus controlled, alignment-free
PAL/NTSC/SECAM decoder/sync processor


Fig. 3 Search loop of the identification circuit.

## Integrated filters

All chrominance bandpass and notch filters, including the luminance delay line, are an integral part of the IC. The filters are gyrator-capacitor type filters. The resonant frequency of the filters is controlled by a circuit that uses the active crystal to tune the SECAM Cloche filter during the vertical flyback time. The remaining filters and the luminance delay line are matched to this filter. The filters can be switched to either $4.43 \mathrm{MHz}, 4.29 \mathrm{MHz}$ or 3.58 MHz . The switching is controlled by the standard identification circuit. The luminance notch used for SECAM has a lower Q-factor than the notch used for PAL/NTSC. The notches are provided with a little preshoot to obtain a symmetrical step response. In Y/C mode the chrominance notch filters are bypassed, to preserve full signal bandwidth. For a CVBS signal the chrominance notch filters can be bypassed by bus selection of bit TB (trap bypass). The delay of the colour difference signals $-(\mathrm{R}-\mathrm{Y})$ and $-(\mathrm{B}-\mathrm{Y})$ in the chrominance signal path and the external chrominance delay lines when used, can be fitted to the luminance signal by $\mathrm{I}^{2} \mathrm{C}$-bus in 40 ns steps.

The typical luminance delay can be calculated:
delay $\approx 90+\overline{\text { SAK }} \cdot \overline{\text { SBK }}\{170+40(\overline{\mathrm{FRQ}} \cdot \overline{\mathrm{TB}})\}+160(\mathrm{YD} 3)+$ $160($ YD2 $) ~+80(Y D 1)+40(Y D 0)$ [ns].

## Colour decoder

The PAL/NTSC demodulator employs an oscillator that can operate with either crystal ( 3.6 MHz or 4.4 MHz ). If the $\mathrm{I}^{2} \mathrm{C}$-bus indicates that only one crystal is connected, it will always connect to the crystal on the reference crystal input (pin 30).

The Hue signal which is adjustable by $\mathrm{I}^{2} \mathrm{C}$-bus, is gated during the burst for NTSC signals.

The SECAM demodulator is an auto-calibrating PLL demodulator which has two references. The reference crystal, to force the PLL to the desired free-running frequency and the bandgap reference, to obtain the correct absolute value of the output signal. The VCO of the PLL is calibrated during each vertical blanking period, when the IC is in search mode or in SECAM mode.

## ${ }^{2}$ ² - bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

If the reference crystal is not 4.4 MHz the decoder will not produce the correct SECAM signals. Especially for NTSC applications an internal bypass mode of the external baseband delay line (for instance TDA4665) is added, controlled by bus bit BPS (bypass mode) and with a gain of 2 . The bypass mode is not available for SECAM.

## Comb filter interfacing

The frequency of the active crystal is fed to the Fscomb output, which can be connected to an external comb filter IC (e.g. SAA4961). When bus bit ECMB is LOW, the subcarrier frequency is suppressed and its DC value is LOW. With ECMB HIGH, the DC value is HIGH with the subcarrier frequency present, and $\mathrm{I}^{2} \mathrm{C}$-bus output bit YC and the input switch are always forced in the $\mathrm{Y} / \mathrm{C}$ mode, unless an external current sink (e.g. from the comb filter) prevents this, as pin Fscomb also acts as input pin. In this event the subcarrier frequency is still present on the same DC HIGH level.

## PALplus and EDTV-2 helper blanking

For blanking of PALplus or EDTV-2 helper lines, the helper blanking can extend the vertical blanking of the $\mathrm{Y}, \mathrm{R}-\mathrm{Y}$ and B-Y outputs. Additional helper blanking bits (HOB, HBC) and norm/not norm (NRM) indication determine whether the helper signal has to be blanked or conditionally blanked depending on the signal-to-noise ratio bit SNR. Table 1 is valid in a 50 Hz or 60 Hz mode.

Table 1 Helper blanking modes

| HOB | HBC | SNR | HELPER <br> BLANKING |
| :---: | :---: | :---: | :---: |
| 0 | X | X | OFF |
| 1 | 0 | X | ON |
| 1 | 1 | 0 | OFF |
| 1 | 1 | 1 | ON |

For PALplus ( $50 \mathrm{~Hz}, 625$ lines) outside the letter box area blanking is possible and takes place on lines 275 to 371 and 587 to 59 .

For EDTV-2 (system M, $60 \mathrm{~Hz}, 525$ lines) outside the letter box area blanking is possible and takes place on lines 230 to 312 and 493 to 49 (1).
(1) For system $M$, line numbers start with the first equalizing pulse in field 1 , but the internal line counter starts counting at the first vertical sync pulse in field 1 . This line number notation is used here and in Fig.7.

Provided a NORM sync condition is present, with bus bit $\mathrm{HBO}=1$ and $\mathrm{HBC}=0$ blanking is activated. Conditional blanking is possible with $\mathrm{HBO}=1$ and $\mathrm{HBC}=1$ and SNR = 1 .

The black level of the luminance signal is internally clamped with a large time constant to an internal reference black level. This black level is used as fill-in value for the $Y$ signal during blanking.

## Fast blanking detector

To detect the presence of a fast blanking signal, a circuit is added which indicates this event if in more than one line per field a blanking pulse is present at the fast blanking input ( $F$ ). More than one line per field is chosen to prevent switching-off at every spike detected on the fast blanking input. The detector output FBA (fast blanking active) can be read-out by the $\mathrm{I}^{2} \mathrm{C}$-bus.

## Blanked/unblanked sync

By means of the $\mathrm{I}^{2} \mathrm{C}$-bus bit BSY (blanked sync) output signal $Y_{\text {out }}$ will be presented with or without its composite sync part. At BSY $=0$ the composite sync is present on $\mathrm{Y}_{\text {out }}$. When activated, helper blanking takes place only during helper lines scan. At BSY = 1 the black level is filled in during the line blanking interval and vertical blanking interval. When activated, the helper blanking extends the vertical blanking.

## Sync processor ( $\varphi_{1}$ loop)

The main part of the sync circuit is an oscillator running at $440 \times \mathrm{f}_{\mathrm{H}}(6.875 \mathrm{MHz})$, provided that $\mathrm{I}^{2} \mathrm{C}$-bus address 8 A is used or $432 \times \mathrm{f}_{\mathrm{H}}(6.75 \mathrm{MHz})$ for 8 E . Its frequency is divided by 440 or 432 to lock the $\varphi_{1}$ loop to the incoming signal.

The time-constant of the loop can be selected by the $\mathrm{I}^{2} \mathrm{C}$-bus (fast, auto or slow). In the fast mode the fast time-constant is chosen independent of signal conditions. In the auto mode the medium time-constant is present with a fast time constant during the vertical retrace period ('field boost'). If the noise detector indicates a noisy video signal the time-constant switches to slow with a smaller field boost, which is also the time-constant for the slow mode. In case of a slow time constant sync gating takes place in a $6 \mu \mathrm{~s}$ window around the separated sync pulse. In case of no sync lock, both the auto and the slow mode have a medium time constant, to ensure reliable catching.

The noise content of the video signal is determined by a noise detector circuit. This circuit measures the noise at top sync during a 15 line period every field ( 65 lines after start VA pulse). When the noise level supersedes the

## ${ }^{12}$ ²-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

detector threshold in two consecutive fields, noise is indicated and bus bit SNR is set.

The free-running frequency of the oscillator is determined by a digital control circuit that is locked to the active crystal. When a power-on-reset pulse is detected the frequency of the oscillator is switched to a frequency of about 10 MHz ( 23 kHz horizontal frequency) to protect the horizontal output transistor. The oscillator frequency is calibrated to 6.875 MHz or 6.75 MHz after receiving data on subaddress 01 for the first time after power-on-reset detection.

To ensure that this procedure does not fail it is absolutely necessary to send subaddress 00 before subaddress 01. Subaddress 00 contains the crystal indication bits and when subaddress 01 is received the line oscillator calibration will be initiated (for the start-up procedure after power-on-reset detection, see the $\mathrm{I}^{2} \mathrm{C}$-bus protocol). The calibration is terminated when the oscillator frequency reaches 6.875 MHz or 6.75 MHz .

The $\varphi_{1}$ loop can be opened using the $\mathrm{I}^{2} \mathrm{C}$-bus. This is to facilitate On Screen Display (OSD) information. If there is no input signal or a very noisy input signal, the $\varphi_{1}$ loop can be opened to provide a stable line frequency, and thus a stable picture.

The sync part also delivers a two-level sandcastle signal, which provides a combined horizontal and vertical blanking signal and a clamping pulse for the display section of the TV.

## MACROVISION sync gating

A dedicated gating signal for the separated sync pulses, starting 11 lines after the detection of a vertical sync pulse until picture scan starts, can be used to improve the behaviour of the horizontal PLL with respect to the unwanted disturbances caused by the pseudo-sync pulses in video signals with MACROVISION anti-copy guard signals. This sync gating excludes the pseudo-sync pulses and can only take place in the auto and fast $\varphi_{1}$ time constant mode, provided $\mathrm{I}^{2} \mathrm{C}$-bus bit $\mathrm{SNR}=0$ and $\mathrm{I}^{2} \mathrm{C}$-bus bit $E M G=1 .{ }^{2} \mathrm{C}$-bus bit $\mathrm{EMG}=1$ enables and $\mathrm{EMG}=0$ disables this sync gating in the horizontal PLL.

## Vertical divider system

The vertical divider system has a fully integrated vertical sync separator.

The divider can accommodate both 50 Hz and 60 Hz systems; it can either determine the field frequency automatically or it can be forced to the desired system via the $\mathrm{I}^{2} \mathrm{C}$-bus. A block diagram of the vertical divider system is illustrated in Fig. 4.


Fig. 4 Block diagram of the vertical divider system.

## ${ }^{2}{ }^{2} \mathrm{C}$-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

The divider system operates at twice the horizontal frequency. The line counter receives enable pulses at this frequency, thereby counting two pulses per line. A state diagram of the controller is shown in Fig.5. Because it is symmetrical only the right-hand part will be described.
Depending on the previously found vertical frequency, the controller will be in one of the COUNT states. When the line counter has counted 488 pulses (i.e. 244 lines of the video input signal), the controller will move to the next state depending on the output of the norm counter. This can be either NORM, NEAR_NORM or NO_NORM, depending
on the position of the vertical sync pulse in the previous fields. When the controller is in the NORM state it generates the vertical sync pulse (VSP) automatically and then, when the line counter is at $L C=626$, moves to the WAIT state. In this condition it waits for the next pulse of the double line frequency signal, and then moves to the COUNT state of the current field frequency. When the controller returns to the COUNT state, the line counter will be reset half a line after the start of the vertical sync pulse of the video input signal. The NORM window normally looks within one line width and a sudden half line delay of the vertical sync pulse change can therefore be neglected.


Fig. 5 State diagram of the vertical divider system.

## ${ }^{2}$ ² -bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

When the controller is in the NEAR_NORM state it will move to the COUNT state if it detects the vertical sync pulse within the NEAR_NORM window (i.e.
$622<\mathrm{LC}<628$ ). If no vertical sync pulse is detected the controller will move back to the COUNT state when the line counter reaches LC = 628. The line counter will then be reset.

When the controller is in the NO_NORM state, it will move to the COUNT state when it detects a vertical sync pulse and reset the line counter. If a vertical sync pulse is not detected before LC $=722$ (if the $\varphi_{1}$ loop is locked in forced mode) it will move to the COUNT state and reset the line counter. If the $\varphi_{1}$ loop is not locked the controller will return to the COUNT state when LC $=628$.

The forced mode option keeps the controller in either the left-hand side $(60 \mathrm{~Hz})$ or the right-hand side $(50 \mathrm{~Hz})$ of the state diagram.

Figure 6 illustrates the state diagram of the norm counter which is an up/down counter that increases its counter value by 1 if it finds a vertical sync pulse within the selected
window. If not, it decreases the counter value by 1 (or 2, see Fig.6). In the NEAR_NORM and NORM states the first correct vertical sync pulse after one or more incorrect vertical sync pulses is processed as an incorrect pulse. This procedure prevents the system from staying in the NEAR_NORM or NORM state if the vertical sync pulse is correct in the first field and incorrect in the second field.

In case of no sync lock ( $\mathrm{SLN}=1$ ) the norm counter is reset to NO_NORM (wide search window), for fast vertical catching when switching between video sources. Fast switching between different channels however can still result in a continuous horizontal sync lock situation, when the channel is changed before the norm counter has reached the NORM state. To provide faster vertical catching in this case, measures have been taken to prevent the norm counter to count down to zero before reaching the NO_NORM state (see left-hand of Fig.6). Bus bit FWW (forced wide window) enables the norm counter to stay in the NO_NORM state if desired. The norm/no_norm status is read out by bus bit NRM.

(1) VSP found: count 1 up; no VSP found: count 2 down.

Fig. 6 State diagram of the norm counter.

## ${ }^{2}$ ² C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

## Output port and in/output port

Two stand-alone ports are available for external use.
These ports are $\mathrm{I}^{2} \mathrm{C}$-bus controlled, the output port by bus bit OPB and the input/output port by bus bit OPA. Bus bit OPA is an open-drain output, to enable input port functionality. The pin status is read out by bus via output bit IP.

## Sandcastle

Figure 7 illustrates the timing of the acquisition sandcastle (ASC) and the VA pulse with respect to the input signal. The sandcastle signal is according to the two-level 5 V sandcastle format. An external vertical guard current can overrule the sink current to enable blanking purposes.


Fig. 7 Acquisition sandcastle signal and VA pulse timing diagram.

## ${ }^{12}$ ²-bus controlled, alignment-free <br> PAL/NTSC/SECAM decoder/sync processor

## $\mathrm{I}^{2} \mathrm{C}$-bus

For address 8 A , an unconnected pin 22 is sufficient as this pin is also a CVBS output. Do not short-circuit the input to ground. If the address input is connected to the positive supply rail, the address changes from 8 A to 8 E .

Table 2 Slave address (8A)

| SLAVE ADDRESS | A6 | A5 | A4 | A3 | A2 | A1 | A0 | R/W |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 8A | 1 | 0 | 0 | 0 | 1 | X | 1 | X |

Valid subaddresses: 00 to 03 and 17 to 18 (Hex).
Only the five least significant bits of the subaddress bytes are recognized. Auto-increment mode is available for subaddresses. The output addresses 00 and 01 can only be read in auto-increment mode. The ${ }^{2} \mathrm{C}$-bus transceiver is designed for a maximum clock frequency ( $f_{S C L}$ ) of 100 kHz .

Table 3 Input bytes

| SUB <br> ADDRESS | MSB |  | DATA BYTE | LSB |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| 00 | INA | INB | TB | ECMB | FOA | FOB | XA | XB |
| 01 | FORF | FORS | OPA | OPB | POC | FM | SAF | FRQF |
| 02 | EFS | ECL | HU5 | HU4 | HU3 | HU2 | HU1 | HU0 |
| 03 | LCA | FWW | - | - | - | - | - | - |
| . | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | $\cdot$ | . | $\cdot$ | $\cdot$ |
| 17 | - | - | HOB | HBC | BSY | - | - | - |
| 18 | BPS | LPS | FRGB | EMG | YD3 | YD2 | YD1 | YD0 |

Table 4 Output (status) bytes

| OUTPUT <br> ADDRESS | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 00 | POR | FSI | YC | SL | IP | SAK | SBK | FRQ |
| 01 | - | - | - | FBA | NRM | SNR | SXA | SXB |

Start up procedure: read the status byte until $\mathrm{POR}=0$; send subaddress 18 with the LPS bit indicating normal operation (LPS = 0); send subaddress 00 with the crystal indicator bits ( XA and XB ) indicating that only one crystal is connected to the IC ${ }^{(1)}$; wait for 50 ms ; send subaddress 01 ; wait for at least 50 ms ; set $X A, X B$ to the actual crystal configuration.
Each time before the data in the IC is refreshed, the status byte must be read. If $\mathrm{POR}=1$, then the above procedure must be carried out to restart the IC. As long as POR = 1, sending subaddress 01 does not start the line oscillator calibration. POR is reset when the status register is read out and can only be reset when the supply voltages exceed the POR detection levels mentioned in the Bias Generator characteristics (see Chapter "Characteristics").
Failure to stick to the above procedure may result in an incorrect horizontal frequency after power-up or a power-dip.
Remark: if the presence of output signals HA/CLP and/or VA is required after power-up of the IC, subaddress 02 with the ECL bit indicating ECL $=0$ must be sent before sending subaddress 00.

[^0]
## $\mathrm{I}^{2} \mathrm{C}$-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

## INPUT SIGNALS

Table 5 Source select; note 1

| INA | INB | SOURCE |
| :---: | :---: | :--- |
| 0 | 0 | CVBS |
| 0 | 1 | YC |
| 1 | - | auto CVBS/YC |

## Note

1. When $E C M B=1$ and no current is drawn from the Fscomb pin, source select is forced to be YC.

Table 6 Trap bypass; note 1

| TB | CONDITION |
| :---: | :--- |
| 0 | trap not bypassed |
| 1 | trap bypassed |

## Note

1. The chrominance trap is always bypassed in YC mode.

Table 7 Comb filter enable

| ECMB | CONDITION |
| :---: | :--- |
| 0 | comb filter disabled |
| 1 | comb filter enabled |

Table $8 \varphi_{1}$ time constant

| FOA | FOB | MODE |
| :---: | :---: | :--- |
| 0 | 0 | auto |
| 0 | 1 | slow |
| 1 | - | fast |

Table 9 Crystal indication

| XA | XB | CRYSTAL |
| :---: | :---: | :--- |
| 0 | 0 | $2 \times 3.6 \mathrm{MHz}$ |
| 0 | 1 | $1 \times 3.6 \mathrm{MHz}$ |
| 1 | 0 | $1 \times 4.4 \mathrm{MHz}$ |
| 1 | 1 | $1 \times 3.6 \mathrm{MHz}$ and $1 \times 4.4 \mathrm{MHz}$ |

Table 10 Forced field frequency

| FORF | FORS | FIELD FREQUENCY |
| :---: | :---: | :--- |
| 0 | 0 | auto; 60 Hz if no lock |
| 0 | 1 | 60 Hz |
| 1 | 0 | 50 Hz |
| 1 | 1 | auto; 50 Hz if no lock |

Table 11 Output value I/O port

| OPA | LEVEL |
| :---: | :--- |
| 0 | LOW |
| 1 | HIGH |

Table 12 Output value O port

| OPB | LEVEL |
| :---: | :--- |
| 0 | LOW |
| 1 | HIGH |

Table $13 \varphi_{1}$ loop control

| POC | CONDITION |
| :---: | :--- |
| 0 | $\varphi_{1}$ loop closed |
| 1 | $\varphi_{1}$ loop open |

Table 14 Forced standard; note 1

| FM | SAF | FRQF | STANDARD |
| :---: | :---: | :---: | :--- |
| 0 | - | - | auto search |
| 1 | 0 | 0 | PAL/NTSC second crystal |
| 1 | 0 | 1 | PAL/NTSC reference crystal |
| 1 | 1 | 0 | black and white |
| 1 | 1 | 1 | SECAM reference crystal |

## Note

1. If $X A$ and $X B$ indicate that only one crystal is connected to the IC and FM and FRQF force it to use the second crystal, then colour will be switched off. When SAF = 0, SECAM 60 Hz is disabled; when SAF = 1 , SECAM 60 Hz is enabled.

## ${ }^{2}$ ²-bus controlled, alignment-free <br> PAL/NTSC/SECAM decoder/sync processor

Table 15 Enable fast switch

| EFS | CONDITION |
| :---: | :--- |
| 0 | fast switch disabled |
| 1 | fast switch enabled, when FRGB $=0$ |

Table 16 External RGB clamp mode

| ECL | CONDITION |
| :---: | :--- |
| 0 | off; internal clamp pulse is used |
| 1 | on; external clamp pulse has to be supplied <br> to CLP pin |

Table 17 Forced RGB mode

| FRGB | CONDITION |
| :---: | :--- |
| 0 | YUV, when disabled via EFS |
| 1 | forced RGB |

Table 18 YUV outputs as a function of EFS, FRGB and Fast switch F

| EFS | FRGB | F | SELECTED INPUTS |
| :---: | :---: | :---: | :--- |
| 0 | 0 | - | YUV |
| - | 1 | - | RGB |
| 1 | 0 | 0 | YUV |
| 1 | 0 | 1 | RGB |

Table 19 Hue

| FUNCTION | ADDRESS | DIGITAL NUMBER |
| :--- | :--- | :--- |
| Hue | HU5 to HU0 | $000000=-45^{\circ}$ |
|  |  | $111111=+45^{\circ}$ |

Table 20 Line-locked clock active

| LCA | CONDITION |
| :---: | :--- |
| 0 | OPB/CLP mode |
| 1 | LLC/HA mode |

Table 21 Forced wide window

| FWW | CONDITION |
| :---: | :--- |
| 0 | auto window mode |
| 1 | forced wide window |

Table 22 PALplus/EDTV-2 helper blanking (Y, U, V)

| HOB | HBC | SNR | BLANKING |
| :---: | :---: | :---: | :---: |
| 0 | - | - | off |
| 1 | 0 | - | on |
| 1 | 1 | 0 | off |
| 1 | 1 | 1 | on |

Table 23 Blanked sync on $\mathrm{Y}_{\text {out }}$

| BSY | CONDITION |
| :---: | :--- |
| 0 | unblanked sync |
| 1 | blanked sync |

Table 24 Baseband delay line bypass; note 1.

| BPS | CONDITION |
| :---: | :--- |
| 0 | no bypass |
| 1 | baseband delay line bypassed |

## Note

1. SECAM cannot be bypassed.

Table 25 Low power standby mode

| LPS | CONDITION |
| :---: | :--- |
| 0 | normal operation |
| 1 | low power standby |

Table 26 Enable MACROVISION gating

| EMG | CONDITION |
| :---: | :--- |
| 0 | disable gating |
| 1 | enable gating |

Table 27 Luminance delay control

| YD3 to YD0 | CONDITION |
| :---: | :--- |
| 0000 | -280 ns |
| 1111 | +160 ns |

## ${ }^{2}$ ² C-bus controlled, alignment-free

## PAL/NTSC/SECAM decoder/sync processor

## OUTPUT SIGNALS

Table 28 Power-on reset

| POR | CONDITION |
| :---: | :--- |
| 0 | normal mode |
| 1 | power-down mode |

Table 29 Field frequency indication

| FSI | CONDITION |
| :---: | :--- |
| 0 | 50 Hz |
| 1 | 60 Hz |

Table 30 Input switch mode

| YC | CONDITION |
| :---: | :--- |
| 0 | CVBS mode |
| 1 | Y/C mode |

Table $31 \varphi_{1}$ lock indication

| SL | CONDITION |
| :---: | :--- |
| 0 | not locked |
| 1 | locked |

Table 32 Input value I/O port

| IP | LEVEL |
| :---: | :--- |
| 0 | LOW |
| 1 | HIGH |

Table 33 Standard read-out

| SAK | SBK | FRQ | STANDARD |
| :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | PAL second crystal |
| 0 | 0 | 1 | PAL reference crystal |
| 0 | 1 | 0 | NTSC second crystal |
| 0 | 1 | 1 | NTSC reference crystal |
| 1 | 0 | 0 | illegal forced mode |
| 1 | 0 | 1 | SECAM reference crystal |
| 1 | 1 | - | colour off |

Table 34 Fast blanking active

| FBA | CONDITION |
| :---: | :--- |
| 0 | no fast blanking detected |
| 1 | fast blanking detected |

Table 35 Norm/no_norm indication in vertical divider system

| NRM | CONDITION |
| :---: | :--- |
| 0 | no_norm or near_norm |
| 1 | norm |

Table 36 Signal-to-noise ratio

| SNR | CONDITION |
| :---: | :--- |
| 0 | $\mathrm{~S} / \mathrm{N}>20 \mathrm{~dB}$ |
| 1 | $\mathrm{~S} / \mathrm{N}<20 \mathrm{~dB}$ |

Table 37 Crystal indication read-out

| SXA | SXB | CRYSTAL |
| :---: | :---: | :--- |
| 0 | 0 | $2 \times 3.6 \mathrm{MHz}$ |
| 0 | 1 | $1 \times 3.6 \mathrm{MHz}$ |
| 1 | 0 | $1 \times 4.4 \mathrm{MHz}$ |
| 1 | 1 | $1 \times 3.6 \mathrm{MHz}$ and $1 \times 4.4 \mathrm{MHz}$ |

## ${ }^{2}$ ²-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

## LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{V}_{\mathrm{CC}}$ | supply voltage |  | - | - | 9.0 | V |
| $\mathrm{I}_{\mathrm{CC}}$ | supply current |  | - | - | 70 | mA |
| $\mathrm{P}_{\text {tot }}$ | total power dissipation |  | - | - | 630 | mW |
| $\mathrm{~T}_{\text {stg }}$ | storage temperature |  | -55 | - | +150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{amb}}$ | operating ambient temperature |  | -10 | - | +70 | ${ }^{\circ} \mathrm{C}$ |

THERMAL CHARACTERISTICS

| SYMBOL | PARAMETER | VALUE | UNIT |
| :--- | :--- | :--- | :---: |
| $R_{\text {th } j-a}$ | thermal resistance from junction to ambient in free air | 48 | K/W |

## QUALITY SPECIFICATION

Quality level in accordance with "SNW-FQ-611-E" is applicable for ESD protection, human body model: $\pm 3000 \mathrm{~V}$, $100 \mathrm{pF}, 1500 \Omega$ on all pins. Machine model: $\pm 300 \mathrm{~V}, 200 \mathrm{pF}, 0 \Omega$ on all pins. The number of the quality specification can be found in the "Quality Reference Handbook". The handbook can be ordered using the code 939775000192.

## ${ }^{2}$ ²-bus controlled, alignment-free <br> PAL/NTSC/SECAM decoder/sync processor

## CHARACTERISTICS

$\mathrm{V}_{\mathrm{CC}}=8 \mathrm{~V} ; \mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C} ; \mathrm{I}^{2} \mathrm{C}$-bus address 8 A ; unless otherwise specified.

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply (pin 7) |  |  |  |  |  |  |
| $\mathrm{V}_{\text {CC }}$ | supply voltage |  | 7.2 | 8.0 | 8.8 | V |
| I ICC | supply current |  | 50 | 60 | 70 | mA |
| $\mathrm{P}_{\text {tot }}$ | total power dissipation |  | 360 | 480 | 620 | mW |
| $\mathrm{I}_{\mathrm{CC}}$ | low power supply current |  | 12 | 16 | 22 | mA |
| Input switch |  |  |  |  |  |  |
| Caution: the voltage on pin 25 must never exceed 5.5 V, if it does, the IC enters a test mode |  |  |  |  |  |  |
| Y/CVBS INPUT (PIN 26) |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{i}(\mathrm{p}-\mathrm{p})}$ | input voltage (peak-to-peak value) | top sync-white | - | 1.0 | 1.43 | V |
| $\mathrm{Z}_{\mathrm{i}}$ | input impedance |  | 60 | - | - | $\mathrm{k} \Omega$ |
| $\mathrm{C}_{\mathrm{i}}$ | input capacitance |  | - | - | 5 | pF |
| $\mathrm{I}_{\text {(bias) }}$ | input bias current |  | - | 3.3 | - | $\mu \mathrm{A}$ |
| C INPUT (PIN 25) |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{i}(\mathrm{p}-\mathrm{p})}$ | input burst voltage (peak-to-peak value) |  | - | 0.3 | 0.6 | V |
| $\mathrm{Z}_{\mathrm{i}}$ | input impedance |  | 60 | - | - | $\mathrm{k} \Omega$ |
| $\mathrm{C}_{\mathrm{i}}$ | input capacitance |  | - | - | 5 | pF |
| CVBS OUTPUT (PIN 22); ONLY FOR AdDRESS 8A |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{o}}(\mathrm{p}-\mathrm{p})$ | output voltage (peak-to-peak value) | top sync-white | - | 1.0 | - | V |
| $\mathrm{Z}_{0}$ | output impedance |  | - | - | 500 | $\Omega$ |
| B | bandwidth at -3 dB | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | 7 | - | - | MHz |
| $\mathrm{V}_{\text {ts }}$ | top-sync voltage level |  | 2.2 | 2.8 | 3.4 | V |
| Bias generator (pin 8) |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{D} \text { (DEC) }}$ | digital supply voltage |  | 4.8 | 5.0 | 5.2 | V |
| $\mathrm{V}_{\text {det(CC) }}$ | POR detection level for power supply |  | 5.7 | 6.0 | 6.3 | V |
| $\mathrm{V}_{\text {det(DEC) }}$ | POR detection level for DEC pin |  | 4.0 | 4.3 | 4.6 | V |
| $\mathrm{I}_{\text {L(DEC) }}$ | current load on digital supply | sum of pins $8,11,16,17$ | - | - | 2.0 | mA |
| Subcarrier regeneration |  |  |  |  |  |  |
| General; note 1 |  |  |  |  |  |  |
| CR | catching and holding range reference crystal second crystal |  | $\begin{aligned} & \pm 500 \\ & \pm 450 \end{aligned}$ | $\mid-$ |  | $\begin{aligned} & \mathrm{Hz} \\ & \mathrm{~Hz} \end{aligned}$ |
| $\varphi$ | phase shift for $80 \%$ deviation of catching range |  | - | - | 5 | deg |
| $\mathrm{Z}_{\mathrm{i}}$ | input impedance reference crystal and second crystal |  | 0.80 | 1.00 | 1.20 | $\mathrm{k} \Omega$ |

${ }^{2} \mathrm{C}$ - bus controlled, alignment-free
PAL/NTSC/SECAM decoder/sync processor

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| FSCOMB OUTPUT (PIN 23) |  |  |  |  |  |  |
| $\mathrm{V}_{\text {sub }(p-p)}$ | subcarrier output voltage amplitude (peak-to-peak value) | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | 150 | 200 | 300 | mV |
| $\mathrm{V}_{\text {cen }}$ | comb enable voltage level |  | 4.0 | 4.2 | 5.0 | V |
| $\mathrm{V}_{\text {cdis }}$ | comb disable voltage level |  | - | 0.1 | 1.4 | V |
| $\mathrm{I}_{\text {sink }}$ | sink current to undo forced $\mathrm{Y} / \mathrm{C}$ mode of input switch |  | 0.4 | - | 1.0 | mA |
| $\mathrm{R}_{\mathrm{GND}}$ | value of grounded resistor to undo forced Y/C mode of input switch |  | 4 | - | 10 | $\mathrm{k} \Omega$ |
| ACC |  |  |  |  |  |  |
|  | ACC control range |  | -20 | - | +6 | dB |
|  | change of $-(\mathrm{R}-\mathrm{Y})$ and $-(\mathrm{B}-\mathrm{Y})$ signals over range |  | - | - | 1 | dB |
|  | colour killer treshold PAL/NTSC SECAM |  | $\left\lvert\, \begin{aligned} & -34 \\ & -31 \end{aligned}\right.$ | $\left\lvert\, \begin{aligned} & -31 \\ & -28 \end{aligned}\right.$ | $\begin{array}{r} -28 \\ -25 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{dB} \\ & \mathrm{~dB} \end{aligned}$ |
|  | kill/unkill hysteresis |  | - | 3 | - | dB |
| Demodulators -(R-Y) and -(B-Y) outputs (pins 1 and 2) |  |  |  |  |  |  |
| General |  |  |  |  |  |  |
|  | ratio of $-(\mathrm{B}-\mathrm{Y})$ to $-(\mathrm{R}-\mathrm{Y})$ | standard colour bar | 1.20 | 1.27 | 1.34 |  |
| TC | temperature coefficient of $-(\mathrm{R}-\mathrm{Y})$ and -(B-Y) amplitude |  | - | - | 0.1 | \%/K |
|  | spread of $-(\mathrm{R}-\mathrm{Y})$ to $-(\mathrm{B}-\mathrm{Y})$ ratio between standards |  | -1 | - | +1 | dB |
| $\mathrm{V}_{-(\mathrm{R}-\mathrm{Y})}$ | output level of -(R-Y) output during blanking level |  | 1.7 | 2.1 | 2.5 | V |
| $\mathrm{V}_{-(\mathrm{B}-\mathrm{Y})}$ | output level of $-(B-Y)$ output during blanking level |  | 1.7 | 2.0 | 2.5 | V |
| B | bandwidth at -3 dB |  | 600 | 670 | 750 | kHz |
| $\mathrm{Z}_{0}$ | output impedance |  | - | - | 500 | $\Omega$ |
| $\Delta \mathrm{V}_{\text {CC }}$ | supply voltage dependence |  | - | - | 2 | \%/V |
| $\varphi$ | hue phase shift (NTSC only) |  | $\pm 35$ | $\pm 45$ | $\pm 55$ | deg |
| PAL/NTSC DEMODULATOR |  |  |  |  |  |  |
| $\mathrm{V}_{-(\mathrm{R}-\mathrm{Y})(\mathrm{p}-\mathrm{p})}$ | -(R-Y) output voltage (peak-to-peak value) | standard colour bar | 480 | 540 | 605 | mV |
| $\mathrm{V}_{-(\mathrm{B}-Y)(p-p)}$ | -(B-Y) output voltage (peak-to-peak value) | standard colour bar | 610 | 685 | 765 | mV |
| $\mathrm{V}_{\text {res(p-p) }}$ | 8.8 MHz residue (peak-to-peak value) | both outputs | - | - | 15 | mV |
| $\mathrm{V}_{\text {res(p-p) }}$ | 7.2 MHz residue (peak-to-peak value) | both outputs | - | - | 20 | mV |
| $\mathrm{V}_{\text {res }(\mathrm{p}-\mathrm{p})}$ | 4.4 and 3.6 MHz residue | both outputs | - | - | tbf | mV |
| S/N | signal-to-noise ratio | 0 to 1 MHz | 46 | - | - | dB |

${ }^{2} \mathrm{C}$ - bus controlled, alignment-free
PAL/NTSC/SECAM decoder/sync processor

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PAL DEMODULATOR |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{R}(\mathrm{p}-\mathrm{p})}$ | ½H ripple (peak-to-peak value) |  | - | - | 20 | mV |
| $\varphi$ | demodulator phase error |  | - | - | 5 | deg |
| SECAM demodulator |  |  |  |  |  |  |
| $\mathrm{V}_{-(\mathrm{R}-\mathrm{Y})(\mathrm{p}-\mathrm{p})}$ | -(R-Y) output voltage (peak-to-peak value) | standard colour bar | 0.96 | 1.08 | 1.21 | V |
| $V_{-(B-Y)(p-p)}$ | -(B-Y) output voltage (peak-to-peak value) | standard colour bar | 1.22 | 1.37 | 1.53 | V |
| $\mathrm{f}_{\text {os }}$ | black level offset frequency |  | - | - | 7 | kHz |
| S/N | signal-to-noise ratio | 0 to 1 MHz | 40 | - | - | dB |
| $\mathrm{V}_{\text {res(p-p) }}$ | 7.8 MHz to 9.4 MHz residue (peak-to-peak value) |  | - | - | 30 | mV |
| $\mathrm{f}_{\text {pole }}$ | pole frequency of de-emphasis |  | 77 | 85 | 93 | kHz |
|  | ratio of pole and zero frequency |  | - | 3 | - |  |
| $\mathrm{V}_{\text {cal }}$ | calibration voltage |  | 3 | 4 | 5 | V |
| NL | non linearity |  | - | - | 3 | \% |
| Filters |  |  |  |  |  |  |
| Tuning |  |  |  |  |  |  |
| $\mathrm{V}_{\text {tune }}$ | tuning voltage |  | 1.5 | 3 | 6 | V |
| LUMINANCE DELAY; YD3 to YDO = 1011 |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{d} \text { (on) }}$ | delay time colour on | $\mathrm{f}_{\mathrm{sc}}=3.6 \mathrm{MHz} ; \mathrm{TB}=0$ | 555 | 580 | 605 | ns |
|  |  | $\begin{aligned} & \hline \mathrm{f}_{\mathrm{sc}}=3.6 \mathrm{MHz} \text { and } 4.4 \mathrm{MHz} ; \\ & \mathrm{TB}=1 \end{aligned}$ | 515 | 540 | 565 | ns |
| $\mathrm{t}_{\mathrm{d} \text { (off) }}$ | delay time colour off |  | 350 | 370 | 390 | ns |
| $\mathrm{t}_{\mathrm{d}(\text { tun) }}$ | delay time tuning range | 15 steps YD3 to YD0; note 2 | -280 | - | +160 | ns |
| Chrominance trap |  |  |  |  |  |  |
| $\mathrm{f}_{0}$ | notch frequency | $\mathrm{f}_{\mathrm{sc}}=3.6 \mathrm{MHz}$ | 3.53 | 3.58 | 3.63 | MHz |
|  |  | $\mathrm{f}_{\mathrm{sc}}=4.4 \mathrm{MHz}$ | 4.37 | 4.43 | 4.49 | MHz |
|  |  | SECAM | 4.23 | 4.29 | 4.35 | MHz |
|  |  | Y/C and B/W mode | not active |  |  |  |
| B | bandwidth at -3 dB | $\mathrm{f}_{\mathrm{sc}}=3.6 \mathrm{MHz}$ | 2.60 | 2.80 | 3.00 | MHz |
|  |  | $\mathrm{f}_{\mathrm{sc}}=4.4 \mathrm{MHz}$ | 3.20 | 3.50 | 3.80 | MHz |
|  |  | SECAM | 2.90 | 3.20 | 3.50 | MHz |
| $\mathrm{f}_{\text {sc(sup) }}$ | subcarrier suppression |  | 26 | - | - | dB |
| Chrominance bandpass |  |  |  |  |  |  |
| $\mathrm{f}_{\text {res }}$ | resonant frequency | $\mathrm{f}_{\mathrm{sc}}=3.6 \mathrm{MHz}$ | 3.40 | 3.58 | 3.76 | MHz |
|  |  | $\mathrm{f}_{\mathrm{sc}}=4.4 \mathrm{MHz}$ | 4.21 | 4.43 | 4.65 | MHz |
| B | bandwidth at -3 dB | $\mathrm{f}_{\mathrm{sc}}=3.6 \mathrm{MHz}$ | 1.05 | 1.20 | 1.35 | MHz |
|  |  | $\mathrm{f}_{\mathrm{sc}}=4.4 \mathrm{MHz}$ | 1.25 | 1.40 | 1.55 | MHz |

$\mathrm{I}^{2} \mathrm{C}$-bus controlled, alignment-free
PAL/NTSC/SECAM decoder/sync processor

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Cloche filter |  |  |  |  |  |  |
| $\mathrm{f}_{\text {res }}$ | resonant frequency | SECAM | 4.26 | 4.29 | 4.31 | MHz |
| B | bandwidth at -3 dB | SECAM | 241 | 268 | 295 | kHz |
| Sync input (pin 26) |  |  |  |  |  |  |
| Video input |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{Y} / \mathrm{CVBS}(\mathrm{p}-\mathrm{p})}$ | sync pulse amplitude (peak-to-peak value) |  | 35 | 300 | 600 | mV |
|  | slicing level |  | 40 | 47 | 55 | \% |
| $\mathrm{t}_{\text {d }}$ | delay of sync pulse due to internal filter |  | 0.2 | 0.3 | 0.4 | $\mu \mathrm{s}$ |
| $\mathrm{N}_{\text {th }}$ | noise detector threshold level |  | 18 | 20 | 22 | dB |
| H | hysteresis |  | 2 | 3 | 5 | dB |
| $\mathrm{t}_{\mathrm{d}}$ | delay between internally separated vertical sync pulse and video signal |  | 12 | 18.5 | 27 | $\mu \mathrm{s}$ |
| Horizontal section |  |  |  |  |  |  |
| CLP OUTPUT (OPB/CLP MODE); HA OUTPUT (LLC/HA) MODE (BOTH ON PIN 17) |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | HIGH level output voltage |  | 4.0 | 5 | 5.5 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | LOW level output voltage |  | - | 0.2 | 0.4 | V |
| $\mathrm{I}_{\text {sink }}$ | sink current |  | 2 | - | - | mA |
| $\mathrm{I}_{\text {source }}$ | source current |  | 2 | - | - | mA |
| $\mathrm{t}_{\mathrm{W} \text { (HA) }}$ | HA pulse width (32 LLC pulses) |  | - | 4.65 | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{d}}$ | delay between middle of horizontal sync pulse and middle of HA | note 3 | 0.3 | 0.45 | 0.6 | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\text {W (CLP) }}$ | CLP pulse width (25 LLC pulses) |  | - | 3.65 | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{d}}$ | delay between middle of horizontal sync pulse and start of CLP pulse | note 3 | 3.0 | 3.2 | 3.4 | $\mu \mathrm{s}$ |
| $\sigma$ | $6 \sigma$ jitter | $\varphi_{1}$ in auto mode | - | - | 5 | ns |
| FIRST LOOP ( $\varphi_{1}$ ) |  |  |  |  |  |  |
| $\Delta \mathrm{f}$ | frequency deviation when not locked |  | - | - | 1.5 | \% |
| $\Delta \mathrm{V}_{\mathrm{CC}}$ | supply voltage dependence |  | - | 40 | - | Hz/V |
| ${ }^{\mathrm{f}_{\mathrm{CR}}}$ | catching range |  | $\pm 625$ | - | - | Hz |
| $\mathrm{f}_{\mathrm{HR}}$ | holding range |  | - | - | $\pm 1.0$ | kHz |
| $\phi$ | static phase shift |  | - | - | 0.1 | $\mu \mathrm{s} / \mathrm{kHz}$ |
| LLC OUTPUT (PIN 16); LLC/HA MODE |  |  |  |  |  |  |
| $\mathrm{f}_{0}$ | $\begin{gathered} \hline \text { output frequency } \\ 440 \times f_{\mathrm{H}} \\ 440 \times \mathrm{f}_{\mathrm{H}} \end{gathered}$ | 50 Hz standard 60 Hz standard | $\left.\right\|_{-} ^{-}$ | $\begin{array}{\|l} 6.875 \\ 6.923 \\ \hline \end{array}$ | $\left.\right\|_{-} ^{-}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{V}_{0(p-p)}$ | output amplitude (peak-to-peak value) |  | 0.25 | - | - | V |

${ }^{2}$ ² C-bus controlled, alignment-free
PAL/NTSC/SECAM decoder/sync processor

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{0}$ | DC output voltage level |  | - | 2.5 | - | V |
| $\mathrm{t}_{\mathrm{d}}$ | delay between negative edge of LLC and positive edge of HA pulse | $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | 10 | 20 | 40 | ns |
| Vertical section |  |  |  |  |  |  |
| Vertical oscillator |  |  |  |  |  |  |
| ffr | free running frequency | FORF $=1$; divider ratio 628 | - | 50 | - | Hz |
|  |  | FORF = 0; divider ratio 528 | - | 60 | - | Hz |
| $\mathrm{f}_{\text {LR }}$ | frequency locking range |  | 43 | - | 64 | Hz |
| LR | divider locking range |  | 488 | 625 | 722 |  |
| VA OUTPUT (PIN 11); ECL = 0 |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | HIGH level output voltage |  | 4.0 | 5 | 5.5 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | LOW level output voltage |  | - | 0.2 | 0.4 | V |
| $\mathrm{I}_{\text {sink }}$ | sink current |  | 2 | - | - | mA |
| $\mathrm{I}_{\text {source }}$ | source current |  | 2 | - | - | mA |
| $\mathrm{t}_{\mathrm{W}}$ (VA) | VA pulse width $2.5 / \mathrm{f}_{\mathrm{H}}$ $3 / \mathrm{f}_{\mathrm{H}}$ | 50 Hz standard 60 Hz standard | - | $\begin{aligned} & 160 \\ & 192 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{d}}$ | delay between start of vertical sync pulse and positive edge of VA | note 4; see Fig. 7 | - | 35 | - | $\mu \mathrm{S}$ |
| $\mathrm{Z}_{0}$ | output impedance | ECL = 1 | 3 | - | - | $\mathrm{M} \Omega$ |
| Sandcastle output (pin 10) |  |  |  |  |  |  |
| $\mathrm{V}_{0}$ | zero level output voltage |  | 0 | 0.5 | 1 | V |
| $\mathrm{I}_{\text {sink }}$ | sink current |  | 0.5 | 0.7 | 0.9 | mA |
| Horizontal and vertical blanking |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{bl}}$ | blanking voltage level |  | 2.2 | 2.5 | 2.8 | V |
| $I_{\text {source }}$ | source current |  | 0.5 | 0.7 | 0.9 | mA |
| $\mathrm{l}_{\text {ext }}$ | external current required to force the output to the blanking level |  | 1.0 | - | 3.0 | mA |
| $\left.\mathrm{t}_{\text {W( }} \mathrm{H}\right)$ | horizontal blanking pulse width | 69 LLC pulses | - | 10.0 | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{d}}$ | delay between start of horizontal blanking and start of clamping pulse | 44 LLC pulses | - | 6.4 | - | $\mu \mathrm{s}$ |
| Clamping pulse |  |  |  |  |  |  |
| $\mathrm{V}_{\text {clamp }}$ | clamping voltage level |  | 4.2 | 4.5 | 4.8 | V |
| $I_{\text {source }}$ | source current |  | 0.5 | 0.7 | 0.9 | mA |
| $\mathrm{t}_{\text {W (clamp) }}$ | clamping pulse width | 25 LLC pulses | - | 3.6 | - | $\mu \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{d}}$ | delay between middle sync of input and start of clamping pulse | note 3 | 3.0 | 3.2 | 3.4 | $\mu \mathrm{s}$ |

## ${ }^{2}$ ² C-bus controlled, alignment-free <br> PAL/NTSC/SECAM decoder/sync processor

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| YUV/RGB switches; note 5 |  |  |  |  |  |  |
| Caution: the voltage on pin 3 must never exceed 5.5 V, if it does, the IC enters a test mode |  |  |  |  |  |  |
| RGB InPUTS (PINS 21, 20, AND 19 RESPECTIVELY); note 5 |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{i}(\mathrm{p}-\mathrm{p})}$ | input voltage (peak-to-peak value) |  | - | 0.7 | 1 | V |
| $\mathrm{Z}_{\mathrm{i}}$ | input impedance |  | 3 | - | - | $\mathrm{M} \Omega$ |
| $\mathrm{C}_{i}$ | input capacitance |  | - | - | 5 | pF |



| Y output (PIN 12) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {o(p-p) }}$ | U output voltage | black-white | - | 1.00 | - | V |
| $\mathrm{V}_{0(p-p)}$ | PALplus output voltage | black-white | - | 0.80 | - | V |
| $\mathrm{Z}_{0}$ | output impedance |  | - | - | 250 | $\Omega$ |
| $\mathrm{V}_{0}$ | DC output voltage level | black level | 2.7 | 3.0 | 3.3 | V |
| S/N | signal-to-noise ratio | $\mathrm{f}=0$ to 5 MHz | - | 52 | - | dB |
| $\mathrm{V}_{\text {os }}$ | offset voltage $\mathrm{Y}_{\text {black }}$ to re-inserted black |  | - | - | 10 | mV |
| $\mathrm{G}_{v}$ | voltage gain from $\mathrm{Y} / \mathrm{CVBS} ;$ to $\mathrm{Y}_{0}$ |  | 1.35 | 1.43 | 1.50 |  |


| $\mathrm{V}_{\text {o(p-p) }}$ | U output voltage (peak-to-peak value) | - | 1.33 | 1.90 | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{0}(\mathrm{p}-\mathrm{p})$ | V output voltage (peak-to-peak value) | - | 1.05 | 1.50 | V |
| $\mathrm{Z}_{0}$ | output impedance (both outputs) | - | - | 250 | $\Omega$ |
| $\mathrm{V}_{0}$ | DC output voltage level | 2.3 | 2.6 | 2.9 | V |
| $\mathrm{G}_{\mathrm{v}}$ | voltage gain from $U_{\text {in }}$ to $U_{\text {out }}$ from $V_{\text {in }}$ to $V_{\text {out }}$ | $\begin{array}{\|l\|} 0.94 \\ 0.94 \end{array}$ | $\begin{array}{\|l\|} 0.97 \\ 0.97 \end{array}$ | $\begin{aligned} & 1.00 \\ & 1.00 \end{aligned}$ |  |

General

| $V_{\text {diff }}$ | difference between black levels of <br> YUV outputs in RGB mode and YUV <br> mode | sync locked mixed RGB/YUV <br> via fast blanking | - | - | 10 | mV |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| NL | non-linearity | any input to any output | - | - | 5 | $\%$ |
| B | bandwidth at -3 dB | any input to any output; <br> $\mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ | 7 | - | - | MHz |
| $\alpha_{\mathrm{c}}$ | crosstalk between RGB and UV in <br> signals on $U V_{\text {out }}$ | $\mathrm{f}=0$ to 5 MHz | - | - | -50 | dB |

## ${ }^{2}$ ² C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

| SYMBOL | PARAMETER | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | bandwidth at -1 dB | any input to any output; $C_{L}=15 \mathrm{pF}$ | 5 | - | - | MHz |
| $\mathrm{t}_{\text {clamp }}$ | internal Y clamping time constant |  | - | 10 | - | ms |
| FAST SWITCH F (PIN 18) |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | LOW level input voltage | UV switched on | 0 | - | 0.5 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH level input voltage | RGB switched on | 0.9 | - | 3.0 | V |
| $\mathrm{t}_{\mathrm{d}}$ | switching delay | between F and YUV | - | - | 20 | ns |
| EXTERNAL CLAMP INPUT (PIN 17) |  |  |  |  |  |  |
| $\mathrm{V}_{\text {IL }}$ | LOW level input voltage (pin CLP) | no clamping | 0 | - | 0.6 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH level input voltage (pin CLP) | clamping | 2.4 | - | 5.5 | V |
| $\mathrm{t}_{\text {W }}$ (clamp) | clamping pulse width | note 6 | 1.8 | 3.5 | - | $\mu \mathrm{S}$ |
| $\mathrm{V}_{\text {os(clamp) }}$ | clamping offset voltage on UV outputs |  | - | - | 10 | mV |
| $\mathrm{Z}_{\mathrm{i}}$ | input impedance | $E C L=1$ | 3 | - | - | $\mathrm{M} \Omega$ |
| Colour matrix |  |  |  |  |  |  |
| $\mathrm{G}_{\mathrm{v}}$ | voltage gain from $R$ to $Y_{\text {out }}$ from $G$ to $Y_{\text {out }}$ from $B$ to $Y_{\text {out }}$ from $R$ to $U_{\text {out }}$ from $G$ to $U_{\text {out }}$ from $B$ to $U_{\text {out }}$ from $R$ to $V_{\text {out }}$ from $G$ to $V_{\text {out }}$ from $B$ to $V_{\text {out }}$ |  | 0.41 0.80 0.15 0.41 0.80 1.21 0.95 0.80 0.15 | 0.43 0.84 0.16 0.43 0.84 1.27 1.00 0.84 0.16 | 0.45 0.88 0.17 0.45 0.88 1.33 1.05 0.88 0.17 |  |
| Output and in/output port |  |  |  |  |  |  |
| O PORT (PIN 16); OPB/CLP MODE |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | HIGH level output voltage |  | 4.0 | 5 | 5.5 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | LOW level output voltage |  | - | 0.2 | 0.4 | V |
| $\mathrm{I}_{\text {sink }}$ | sink current |  | 100 | - | - | $\mu \mathrm{A}$ |
| $I_{\text {source }}$ | source current |  | 100 | - | - | $\mu \mathrm{A}$ |
| I/O PORT; OPB/CLP MODE |  |  |  |  |  |  |
| $\mathrm{V}_{\mathrm{OH}}$ | HIGH level output voltage |  | - | - | $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | LOW level output voltage |  | - | 0.2 | 0.4 | V |
| $\mathrm{I}_{\text {sink }}$ | sink current |  | 2 | - | - | mA |
| $\mathrm{V}_{\mathrm{IH}}$ | HIGH level input voltage |  | 2.0 | - | - | V |
| $\mathrm{V}_{\text {IL }}$ | LOW level input voltage |  | - | - | 0.6 | V |

## ${ }^{2}$ ²-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

## Notes to the characteristics

1. All frequency variations are referred to 3.58 MHz or 4.43 MHz carrier frequency. All oscillator specifications are measured with the Philips crystal series $99205200047 x$ and 9920520 0048x. The oscillator circuit is insensitive to the spurious responses of the crystal. The typical crystal parameters for the crystals mentioned above are:
a) Load resonance frequency $\mathrm{f}_{0}=4.433619 \mathrm{MHz}$ or $3.579545 \mathrm{MHz}\left(\mathrm{C}_{\mathrm{L}}=20 \mathrm{pF}\right)$.
b) Motional capacitance $C_{M}=20.6 \times f_{F}$ ( 4.43 MHz crystal) or $14.7 \times f_{F}$ ( 3.58 MHz crystal).
c) Parallel capacitance $\mathrm{C}_{0}=5 \mathrm{pF}$ for both crystals.
d) The minimum detuning range can only be specified if both the IC and the crystal tolerances are known and the general specifications given for the subcarrier regeneration are therefore valid for the specified crystal series. In the figure tolerances of the crystal with respect to nominal frequency, motional capacitance and ageing have been taken into account and have been counted for by Gaussian addition. Whenever different typical crystal parameters are used, the following equation might be helpful for calculating the impact on the detuning capabilities:
e) Detuning range proportional to: $\frac{\mathrm{C}_{\mathrm{M}}}{\left(1+\frac{\mathrm{C}_{\mathrm{O}}}{\mathrm{C}_{\mathrm{L}}}\right)^{2}}$
f) The resulting detuning range should be corrected for temperature shift and supply deviation of both the IC and the crystal. For the above mentioned crystals, the actual load capacitance in the application should be $\mathrm{C}_{\mathrm{L}}=18 \mathrm{pF}$ to account for parasitic capacitance on and off chip. For 3-norm applications with two crystals connected to one pin, the maximum load capacitance of the crystal pin should not exceed 12 pF .
2. YD3 and YD2 are equal significant bits, both representing a 160 ns delay step. YD1 represents 80 ns and YD0 represents a 40 ns delay step.
3. This delay is partially caused by the low-pass filter at the sync separator input.
4. The delay between the positive edge of VA and the first negative edge of HA (or positive edge of CLP) after VA is $34.5 \mu$ s for field 1 and $2.5 \mu$ s for field 2 ( 17 LLC pulses with or without $\frac{1}{2 \times f_{H}}$ respectively).
5. The output signals of the demodulator are called $-(R-Y)$ and $-(B-Y)$ in this specification. The colour difference input and output signals of the YUV switch are called UV signals. However, these signals do not have the amplitude correction factor of real UV signals. They are called UV signals and not $-(R-Y)$ and $-(B-Y)$ to prevent confusion between the colour difference signals of the demodulator and the colour difference signals of the YUV switch.
6. The maximum external clamping pulse width is the minimum available blanking level time of the supplied RGB signals.


## Pins 28 and 32 are sensitive to leakage currents.

Keep the analog and digital ground currents well separated
The decoupling capacitor between pins 8 and 9 must be placed as close to the IC as possible.
Fig. 8 Application circuit

## ${ }^{12}$ C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

EQUIVALENT PIN CIRCUITS

| PIN | SYMBOL | EQUIVALENT PIN CIRCUIT |
| :---: | :---: | :---: |
| 1 | -(R-Y) |  |
| 2 | -(B-Y) |  |
| 3 | $\mathrm{U}_{\text {in }}$ |  |

${ }^{2}$ ² C-bus controlled, alignment-free
PAL/NTSC/SECAM decoder/sync processor

| PIN | SYMBOL | EQUIVALENT PIN CIRCUIT |
| :---: | :---: | :---: |
| 4 | $\mathrm{V}_{\text {in }}$ |  |
| 5 | SCL | (5) |
| 6 | SDA | (6) |
| 7 | $\mathrm{V}_{\mathrm{CC}}$ | (7) <br> MGE052 |
| 8 | DEC |  |

${ }^{12}$ C-bus controlled, alignment-free
PAL/NTSC/SECAM decoder/sync processor

| PIN | SYMBOL | EQUIVALENT PIN CIRCUIT |
| :---: | :---: | :---: |
| 9 | DGND |  |
| 10 | SC |  |
| 11 | VA |  |
| 12 | $Y_{\text {out }}$ |  |

${ }^{12}$ C-bus controlled, alignment-free
PAL/NTSC/SECAM decoder/sync processor

| PIN | SYMBOL | EQUIVALENT PIN CIRCUIT |
| :---: | :---: | :---: |
| 13 | $\mathrm{V}_{\text {out }}$ |  |
| 14 | $\mathrm{U}_{\text {out }}$ |  |
| 15 | I/O PORT |  |
| 16 | O PORT/LLC |  |

${ }^{2}$ 2 C -bus controlled, alignment-free
PAL/NTSC/SECAM decoder/sync processor

| PIN | SYMBOL | EQUIVALENT PIN CIRCUIT |
| :---: | :---: | :---: |
| 17 | CLP/HA |  |
| 18 | F | (18) |
| 19 | B |  |
| 20 | G |  |
| 21 | R |  |

${ }^{2}$ ²-bus controlled, alignment-free
PAL/NTSC/SECAM decoder/sync processor

PIN | SYMBOL |
| :---: |
| 22 | ADDR (CVBS)

## ${ }^{2}$ ² C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

| PIN | SYMBOL | EQUIVALENT PIN CIRCUIT |
| :---: | :---: | :---: |
| 26 | Y/CVBS |  |
| 27 | AGND | analog ground |
| 28 | $\mathrm{FILT}_{\text {ref }}$ |  |
| 29 | CPLL |  |

## ${ }^{2}$ ² C-bus controlled, alignment-free <br> PAL/NTSC/SECAM decoder/sync processor

| PIN | SYMBOL | EQUIVALENT PIN CIRCUIT |
| :---: | :---: | :---: |
| 30 | XTAL |  |
| 31 | XTAL2 |  |
| 32 | SEC ${ }_{\text {ref }}$ |  |

## ${ }^{2}$ ² C-bus controlled, alignment-free PAL/NTSC/SECAM decoder/sync processor

## PACKAGE OUTLINE

SDIP32: plastic shrink dual in-line package; 32 leads ( 400 mil)


DIMENSIONS ( mm are the original dimensions)

| UNIT | $\mathbf{A}$ <br> max. | $\mathbf{A}_{\mathbf{1}}$ <br> $\boldsymbol{m i n}$. | $\mathbf{A}_{\mathbf{2}}$ <br> max. | $\mathbf{b}$ | $\mathbf{b}_{\mathbf{1}}$ | $\mathbf{c}$ | $\mathbf{D}^{(\mathbf{1})}$ | $\mathbf{E}^{(\mathbf{1})}$ | $\mathbf{e}$ | $\mathbf{e}_{\mathbf{1}}$ | $\mathbf{L}$ | $\mathbf{M}_{\mathbf{E}}$ | $\mathbf{M}_{\mathbf{H}}$ | $\mathbf{w}$ | $\mathbf{Z}^{(\mathbf{1})}$ <br> $\mathbf{m a x}$. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | 4.7 | 0.51 | 3.8 | 1.3 | 0.53 | 0.32 | 29.4 | 9.1 | 1.778 | 10.16 | 3.2 | 10.7 | 12.2 | 0.18 | 1.6 |

Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE <br> VERSION | REFERENCES |  |  | EUROPEAN | ISSUE DATE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | EIAJ |  |  |
| SOT232-1 |  |  |  |  | $-92-11-17$ |
| $95-02-04$ |  |  |  |  |  |

## ${ }^{2}$ ² -bus controlled, alignment-free <br> PAL/NTSC/SECAM decoder/sync processor

## SOLDERING

## Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398652 90011).

## Soldering by dipping or by wave

The maximum permissible temperature of the solder is $260^{\circ} \mathrm{C}$; solder at this temperature must not be in contact
with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified maximum storage temperature ( $\mathrm{T}_{\text {stg max }}$ ). If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

## Repairing soldered joints

Apply a low voltage soldering iron (less than 24 V ) to the lead(s) of the package, below the seating plane or not more than 2 mm above it. If the temperature of the soldering iron bit is less than $300^{\circ} \mathrm{C}$ it may remain in contact for up to 10 seconds. If the bit temperature is between 300 and $400^{\circ} \mathrm{C}$, contact may be up to 5 seconds.

## DEFINITIONS

| Data sheet status |  |
| :--- | :--- |
| Objective specification | This data sheet contains target or goal specifications for product development. |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification | This data sheet contains final product specifications. |
| Limiting values | Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or <br> more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation <br> of the device at these or at any other conditions above those given in the Characteristics sections of the specification <br> is not implied. Exposure to limiting values for extended periods may affect device reliability. |
| Application information |  |
| Where application information is given, it is advisory and does not form part of the specification. |  |

## LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

## PURCHASE OF PHILIPS ${ }^{2}$ ² COMPONENTS



Purchase of Philips $I^{2} \mathrm{C}$ components conveys a license under the Philips' $I^{2} \mathrm{C}$ patent to use the components in the $I^{2} \mathrm{C}$ system provided the system conforms to the $\mathrm{I}^{2} \mathrm{C}$ specification defined by Philips. This specification can be ordered using the code 939839340011.

# ${ }^{12}$ C-bus controlled, alignment-free <br> PAL/NTSC/SECAM decoder/sync processor <br> TDA9143 

NOTES

# ${ }^{12}$ C-bus controlled, alignment-free <br> PAL/NTSC/SECAM decoder/sync processor <br> TDA9143 

NOTES

# ${ }^{12}$ C-bus controlled, alignment-free <br> PAL/NTSC/SECAM decoder/sync processor <br> TDA9143 

NOTES

## Philips Semiconductors - a worldwide company

Argentina: IEROD, Av. Juramento 1992-14.b, (1428) BUENOS AIRES, Tel. (541)786 7633, Fax. (541)786 9367
Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. (02)805 4455, Fax. (02)805 4466
Austria: Triester Str. 64, A-1101 WIEN, P.O. Box 213, Tel. (01)60 101-1236, Fax. (01)60 101-1211
Belgium: Postbus 90050, 5600 PB EINDHOVEN, The Netherlands, Tel. (31)40-2783749, Fax. (31)40-2788399
Brazil: Rua do Rocio 220-5 th floor, Suite 51, CEP: 04552-903-SÃO PAULO-SP, Brazil, P.O. Box 7383 (01064-970),

Tel. (011)821-2333, Fax. (011)829-1849
Canada: PHILIPS SEMICONDUCTORS/COMPONENTS: Tel. (800) 234-7381, Fax. (708) 296-8556
Chile: Av. Santa Maria 0760, SANTIAGO, Tel. (02) 773 816, Fax. (02) 7776730
China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. (852)2319 7888, Fax. (852)2319 7700
Colombia: IPRELENSO LTDA, Carrera 21 No. 56-17, 77621 BOGOTA, Tel. (571)249 7624/(571)217 4609, Fax. (571)217 4549
Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. (45)32 8826 36, Fax. (45)31 571949
Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. (358)0-615 800, Fax. (358)0-61580 920
France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex, Tel. (01)4099 6161, Fax. (01)4099 6427
Germany: P.O. Box 1051 40, 20035 HAMBURG, Tel. (040)23 53 60, Fax. (040)23 536300
Greece: No. 15, 25th March Street, GR 17778 TAVROS, Tel. (01)4894 339/4894 911, Fax. (01)4814 240
India: Philips INDIA Ltd, Shivsagar Estate, A Block, Dr. Annie Besant Rd. Worli, Bombay 400018 Tel. (022)4938 541, Fax. (022)4938 722
Indonesia: Philips House, Jalan H.R. Rasuna Said Kav. 3-4, P.O. Box 4252, JAKARTA 12950, Tel. (021)5201 122, Fax. (021)5205 189
Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. (01)7640 000, Fax. (01)7640 200
Italy: PHILIPS SEMICONDUCTORS S.r.I., Piazza IV Novembre 3, 20124 MILANO, Tel. (0039)2 6752 2531, Fax. (0039)2 67522557
Japan: Philips Bldg 13-37, Kohnan2-chome, Minato-ku, TOKYO 108, Tel. (03)3740 5130, Fax. (03)3740 5077
Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. (02)709-1412, Fax. (02)709-1415
Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. (03)750 5214, Fax. (03)757 4880
Mexico: 5900 Gateway East, Suite 200, EL PASO, TX 79905, Tel. 9-5(800)234-7381, Fax. (708)296-8556
Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. (040)2783749, Fax. (040)2788399
New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. (09)849-4160, Fax. (09)849-7811
Norway: Box 1, Manglerud 0612, OSLO Tel. (022) 74 8000, Fax. (022) 748341
Pakistan: Philips Electrical Industries of Pakistan Ltd., Exchange Bldg. ST-2/A, Block 9, KDA Scheme 5, Clifton, KARACHI 75600, Tel. (021)587 4641-49, Fax. (021)577035/5874546

Philippines: PHILIPS SEMICONDUCTORS PHILIPPINES Inc. 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. (63) 2816 6380, Fax. (63) 28173474
Portugal: PHILIPS PORTUGUESA, S.A., Rua dr. António Loureiro Borges 5, Arquiparque - Miraflores, Apartado 300, 2795 LINDA-A-VELHA, Tel. (01)4163160/4163333, Fax. (01)4163174/4163366
Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. (65)350 2000, Fax. (65)251 6500
South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430, Johannesburg 2000, Tel. (011)470-5911, Fax. (011)470-5494
Spain: Balmes 22, 08007 BARCELONA, Tel. (03)301 6312, Fax. (03)301 4243
Sweden: Kottbygatan 7, Akalla. S-164 85 STOCKHOLM, Tel. (0)8-632 2000, Fax. (0)8-632 2745
Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. (01)488 2211, Fax. (01)481 7730
Taiwan: PHILIPS TAIWAN Ltd., 23-30F, 66, Chung Hsiao West Road, Sec. 1. Taipeh, Taiwan ROC, P.O. Box 22978 , TAIPEI 100, Tel. (886) 2382 4443, Fax. (886) 23824444
Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, Bangkok 10260, THAILAND, Tel. (66) 2 745-4090, Fax. (66) 2 398-0793
Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. (0212)279 27 70, Fax. (0212)282 6707
Ukraine: Philips UKRAINE, 2A Akademika Koroleva str., Office 165, 252148 KIEV, Tel. 380-44-4760297, Fax. 380-44-4766991
United Kingdom: Philips Semiconductors LTD., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. (0181)730-5000, Fax. (0181)754-8421
United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. (800)234-7381, Fax. (708)296-8556
Uruguay: Coronel Mora 433, MONTEVIDEO, Tel. (02)70-4044, Fax. (02)92 0601

Internet: http://www.semiconductors.philips.com/ps/
For all other countries apply to: Philips Semiconductors,
International Marketing and Sales, Building BE-p,
P.O. Box 218,5600 MD EINDHOVEN, The Netherlands,

Telex 35000 phtcnl, Fax. +31-40-2724825
SCDS47 © Philips Electronics N.V. 1996
All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands
537021/1100/01/pp40
Date of release: 1996 Jan 17
Document order number:

PHILIPS


[^0]:    (1) To be absolutely sure that the line oscillator is calibrated with the appropriate crystal frequency data, it is possible to check the received values of the crystal indication bits via status bits SXA and SXB.

