### INTEGRATED CIRCUITS

### DATA SHEET

# **TDA8766**10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

Product specification Supersedes data of 1995 Mar 22 File under Integrated Circuits, IC02 1996 Mar 20





### 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

**TDA8766** 

#### **FEATURES**

- 10-bit resolution
- 2.7 to 5.25 V operation
- · Sampling rate up to 20 MHz
- · DC sampling allowed
- High signal-to-noise ratio over a large analog input frequency range (9.3 effective bits at 1.0 MHz full-scale input at f<sub>clk</sub> = 20 MHz)
- In range (IR) CMOS output
- CMOS/TTL compatible digital inputs and outputs
- External reference voltage regulator
- Power dissipation only 53 mW (typical)
- Low analog input capacitance, no buffer amplifier required
- · Standby mode
- No sample-and-hold circuit required.

#### **APPLICATIONS**

High-speed analog-to-digital conversion for:

- · Video data digitizing
- Camera
- Camcorder
- · Radio communication.

#### **GENERAL DESCRIPTION**

The TDA8766 is a 10-bit high-speed analog-to-digital converter (ADC) for professional video and other applications. It converts with 2.7 to 5.25 V operation the analog input signal into 10-bit binary-coded digital words at a maximum sampling rate of 20 MHz. All digital inputs and outputs are CMOS compatible. A standby mode allows reduction of the device power consumption down to 4 mW.

### **QUICK REFERENCE DATA**

| SYMBOL                | PARAMETER                    | CONDITIONS                                                  | MIN. | TYP.  | MAX. | UNIT |
|-----------------------|------------------------------|-------------------------------------------------------------|------|-------|------|------|
| $V_{DDA}$             | analog supply voltage        |                                                             | 2.7  | 3.3   | 5.25 | V    |
| V <sub>DDD1</sub>     | digital supply voltage 1     |                                                             | 2.7  | 3.3   | 5.25 | V    |
| V <sub>DDD2</sub>     | digital supply voltage 2     |                                                             | 2.7  | 3.3   | 5.25 | V    |
| $V_{DDO}$             | output stages supply voltage |                                                             | 2.5  | 3.3   | 5.25 | V    |
| I <sub>DDA</sub>      | analog supply current        |                                                             | _    | 7.5   | 10   | mA   |
| I <sub>DDD</sub>      | digital supply current       |                                                             | _    | 7.5   | 10   | mA   |
| I <sub>DDO</sub>      | output stages supply current | $f_{clk} = 20 \text{ MHz}; C_L = 20 \text{ pF};$ ramp input | _    | 1     | 2    | mA   |
| INL                   | integral non-linearity       | f <sub>clk</sub> = 20 MHz; ramp input                       | _    | ±1    | ±2   | LSB  |
| DNL                   | differential non-linearity   | f <sub>clk</sub> = 20 MHz; ramp input                       | _    | ±0.25 | ±0.7 | LSB  |
| f <sub>clk(max)</sub> | maximum clock frequency      |                                                             | 20   | _     | _    | MHz  |
| P <sub>tot</sub>      | total power dissipation      | $V_{DDA} = V_{DDD} = V_{DDO} = 3.3 \text{ V}$               | _    | 53    | 73   | mW   |

### ORDERING INFORMATION

| TYPE     |        | PACKAGE                                                                                  |          |
|----------|--------|------------------------------------------------------------------------------------------|----------|
| NUMBER   | NAME   | DESCRIPTION                                                                              | VERSION  |
| TDA8766G | LQFP32 | plastic low profile quad flat package; 32 leads; body $5 \times 5 \times 1.4 \text{ mm}$ | SOT401-1 |

# 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

**TDA8766** 

### **BLOCK DIAGRAM**



# 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

**TDA8766** 

### **PINNING**

| SYMBOL            | PIN | DESCRIPTION                              |
|-------------------|-----|------------------------------------------|
| D9                | 1   | data output; bit 9 (MSB)                 |
| IR                | 2   | in range data output                     |
| V <sub>SSD1</sub> | 3   | digital ground 1                         |
| $V_{DDD1}$        | 4   | digital supply voltage 1 (2.7 to 5.25 V) |
| CLK               | 5   | clock input                              |
| STDBY             | 6   | standby mode input                       |
| $V_{DDA}$         | 7   | analog supply voltage (2.7 to 5.25 V)    |
| n.c.              | 8   | not connected                            |
| $V_{SSA}$         | 9   | analog ground                            |
| $V_{RB}$          | 10  | reference voltage BOTTOM input           |
| $V_{RM}$          | 11  | reference voltage MIDDLE                 |
| n.c.              | 12  | not connected                            |
| n.c.              | 13  | not connected                            |
| VI                | 14  | analog input voltage                     |
| $V_{RT}$          | 15  | reference voltage TOP input              |
| ŌE                | 16  | output enable input                      |
| n.c.              | 17  | not connected                            |

| SYMBOL            | PIN | DESCRIPTION                                              |
|-------------------|-----|----------------------------------------------------------|
| $V_{DDD2}$        | 18  | digital supply voltage 2 (2.7 to 5.25 V)                 |
| V <sub>SSD2</sub> | 19  | digital ground 2                                         |
| $V_{DDO}$         | 20  | positive supply voltage for output stage (2.5 to 5.25 V) |
| $V_{SSO}$         | 21  | digital output ground                                    |
| D0                | 22  | data output; bit 0 (LSB)                                 |
| D1                | 23  | data output; bit 1                                       |
| n.c.              | 24  | not connected                                            |
| D2                | 25  | data output; bit 2                                       |
| D3                | 26  | data output; bit 3                                       |
| D4                | 27  | data output; bit 4                                       |
| D5                | 28  | data output; bit 5                                       |
| D6                | 29  | data output; bit 6                                       |
| D7                | 30  | data output; bit 7                                       |
| D8                | 31  | data output; bit 8                                       |
| n.c.              | 32  | not connected                                            |



### 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

**TDA8766** 

### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL                                | PARAMETER                                           | CONDITIONS                     | MIN. | MAX.             | UNIT |
|---------------------------------------|-----------------------------------------------------|--------------------------------|------|------------------|------|
| $V_{DDA}$                             | analog supply voltage                               | note 1                         | -0.3 | +7.0             | V    |
| V <sub>DDD1</sub> , V <sub>DDD2</sub> | digital supply voltages                             | note 1                         | -0.3 | +7.0             | V    |
| $V_{DDO}$                             | output stages supply voltage                        | note 1                         | -0.3 | +7.0             | V    |
| $\Delta V_{DD}$                       | supply voltage difference                           |                                |      |                  |      |
|                                       | $V_{DDA} - V_{DDD}$                                 |                                | -1.0 | +4.0             | V    |
|                                       | $V_{DDD} - V_{DDO}$                                 |                                | -1.0 | +4.0             | V    |
|                                       | $V_{DDA} - V_{DDO}$                                 |                                | -1.0 | +4.0             | V    |
| V <sub>I</sub>                        | input voltage                                       | referenced to V <sub>SSA</sub> | -0.3 | +7.0             | V    |
| V <sub>clk(p-p)</sub>                 | AC input voltage for switching (peak-to-peak value) | referenced to V <sub>SSD</sub> | _    | V <sub>DDD</sub> | V    |
| Io                                    | output current                                      |                                | _    | 10               | mA   |
| T <sub>stg</sub>                      | storage temperature                                 |                                | -55  | +150             | °C   |
| T <sub>amb</sub>                      | operating ambient temperature                       |                                | -20  | +75              | °C   |
| T <sub>j</sub>                        | junction temperature                                |                                | _    | +150             | °C   |

### Note

### **HANDLING**

Inputs and outputs are protected against electrostatic discharges in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling integrated circuits.

### THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air | 90    | K/W  |

<sup>1.</sup> The supply voltages  $V_{DDA}$ ,  $V_{DDD}$  and  $V_{DDO}$  may have any value between -0.3 V and +7.0 V provided that the supply voltage differences  $\Delta V_{DD}$  are respected.

### 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

**TDA8766** 

### **CHARACTERISTICS**

 $V_{DDA} = V_7$  to  $V_9 = 3.3$  V;  $V_{DDD} = V_4$  to  $V_3 = V_{18}$  to  $V_{19} = 3.3$  V;  $V_{DDO} = V_{20}$  to  $V_{21} = 3.3$  V;  $V_{SSA}$ ,  $V_{SSD}$  and  $V_{SSO}$  short-circuited together;  $V_{i(p-p)} = 1.83$  V;  $C_L = 20$  pF;  $T_{amb} = 0$  to +70 °C; typical values measured at  $T_{amb} = 25$  °C; unless otherwise specified.

| SYMBOL                 | PARAMETER                                          | CONDITIONS                                                       | MIN.                | TYP. | MAX.                | UNIT |
|------------------------|----------------------------------------------------|------------------------------------------------------------------|---------------------|------|---------------------|------|
| Supply                 |                                                    |                                                                  |                     | •    | 1                   | -    |
| $V_{DDA}$              | analog supply voltage                              |                                                                  | 2.7                 | 3.3  | 5.25                | V    |
| V <sub>DDD1</sub>      | digital supply voltage 1                           |                                                                  | 2.7                 | 3.3  | 5.25                | V    |
| V <sub>DDD2</sub>      | digital supply voltage 2                           |                                                                  | 2.7                 | 3.3  | 5.25                | V    |
| $V_{DDO}$              | output stages supply voltage                       |                                                                  | 2.5                 | 3.3  | 5.25                | V    |
| $\Delta V_{DD}$        | voltage difference                                 |                                                                  |                     |      |                     |      |
|                        | $V_{DDA} - V_{DDD}$                                |                                                                  | -0.2                | _    | +0.2                | V    |
|                        | $V_{DDA} - V_{DDO}$                                |                                                                  | -0.2                | _    | +3.0                | V    |
|                        | $V_{DDD} - V_{DDO}$                                |                                                                  | -0.2                | _    | +3.0                | V    |
| I <sub>DDA</sub>       | analog supply current                              |                                                                  | _                   | 7.5  | 10                  | mA   |
| I <sub>DDD</sub>       | digital supply current                             |                                                                  | _                   | 7.5  | 10                  | mA   |
| I <sub>DDO</sub>       | output stages supply current                       | $f_{clk} = 20 \text{ MHz};$<br>ramp input; $C_L = 20 \text{ pF}$ | _                   | 1    | 2                   | mA   |
| Inputs                 |                                                    |                                                                  | '                   |      | 1                   |      |
| CLOCK INPL             | JT CLK (REFERENCED TO V <sub>SSD</sub> ); see note | e 1                                                              |                     |      |                     |      |
| V <sub>IL</sub>        | LOW level input voltage                            |                                                                  | 0                   | _    | 0.3V <sub>DDD</sub> | V    |
| V <sub>IH</sub>        | HIGH level input voltage                           |                                                                  | 0.7V <sub>DDD</sub> | _    | $V_{DDD}$           | V    |
|                        |                                                    | $V_{DDD} \le 3.6 \text{ V}$                                      | 0.6V <sub>DDD</sub> | _    | $V_{DDD}$           | V    |
| I <sub>IL</sub>        | LOW level input current                            | $V_{clk} = 0.3V_{DDD}$                                           | -1                  | 0    | +1                  | μΑ   |
| I <sub>IH</sub>        | HIGH level input current                           | $V_{clk} = 0.7V_{DDD}$                                           | _                   | _    | 5                   | μΑ   |
| Z <sub>I</sub>         | input impedance                                    | f <sub>clk</sub> = 20 MHz                                        | _                   | 4    | _                   | kΩ   |
| Cı                     | input capacitance                                  | f <sub>clk</sub> = 20 MHz                                        | _                   | 3    | _                   | pF   |
| INPUTS OE              | AND STDBY (REFERENCED TO V <sub>SSD</sub> ); se    | e Table 3                                                        |                     | •    |                     |      |
| V <sub>IL</sub>        | LOW level input voltage                            |                                                                  | 0                   | _    | 0.3V <sub>DDD</sub> | V    |
| V <sub>IH</sub>        | HIGH level input voltage                           |                                                                  | 0.7V <sub>DDD</sub> | _    | $V_{DDD}$           | V    |
|                        |                                                    | V <sub>DDD</sub> ≤ 3.6 V                                         | 0.6V <sub>DDD</sub> | _    | $V_{DDD}$           | V    |
| I <sub>IL</sub>        | LOW level input current                            | $V_{IL} = 0.3V_{DDD}$                                            | -1                  | _    | _                   | μΑ   |
| I <sub>IH</sub>        | HIGH level input current                           | $V_{IH} = 0.7V_{DDD}$                                            | _                   | _    | +1                  | μΑ   |
| V <sub>I</sub> (ANALOG | INPUT VOLTAGE REFERENCED TO V <sub>SSA</sub> )     |                                                                  |                     |      |                     |      |
| I <sub>IL</sub>        | LOW level input current                            | $V_I = V_{RB}$                                                   | _                   | 0    | _                   | μΑ   |
| I <sub>IH</sub>        | HIGH level input current                           | $V_I = V_{RT}$                                                   | _                   | 35   | _                   | μΑ   |
| Z <sub>I</sub>         | input impedance                                    | f <sub>i</sub> = 1 MHz                                           | _                   | 5    | _                   | kΩ   |
| Cı                     | input capacitance                                  | f <sub>i</sub> = 1 MHz                                           | _                   | 8    | _                   | pF   |

# 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

TDA8766

| SYMBOL                | PARAMETER                                                        | CONDITIONS                                                                 | MIN.                   | TYP.        | MAX.      | UNIT        |
|-----------------------|------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------|-------------|-----------|-------------|
| Reference             | voltages for the resistor ladder; see                            | Table 1                                                                    | 1                      |             | Į.        |             |
| V <sub>RB</sub>       | reference voltage BOTTOM                                         |                                                                            | 1.1                    | 1.2         | _         | V           |
| V <sub>RT</sub>       | reference voltage TOP                                            | $V_{TOP} \le V_{DDA}$                                                      | 2.7                    | 3.3         | $V_{DDA}$ | V           |
| $V_{\text{diff}}$     | differential reference voltage V <sub>RT</sub> – V <sub>RB</sub> |                                                                            | 1.5                    | 2.1         | 2.7       | V           |
| I <sub>ref</sub>      | reference current                                                |                                                                            | _                      | 7.2         | _         | mA          |
| R <sub>LAD</sub>      | resistor ladder                                                  |                                                                            | _                      | 290         | _         | Ω           |
| TC <sub>RLAD</sub>    | temperature coefficient of the resistor ladder                   |                                                                            | _                      | 1860<br>539 | _         | ppm<br>mΩ/K |
| V <sub>osB</sub>      | offset voltage BOTTOM                                            | note 2                                                                     | _                      | 135         | _         | mV          |
| V <sub>osT</sub>      | offset voltage TOP                                               | note 2                                                                     | _                      | 135         | _         | mV          |
| V <sub>i(p-p)</sub>   | analog input voltage<br>(peak-to-peak value)                     | note 3                                                                     | 1.4                    | 1.83        | 2.4       | V           |
| Outputs               |                                                                  |                                                                            | •                      | !           | •         | · ·         |
| DIGITAL OU            | TPUTS D9 TO D0 AND IR (REFERENCED T                              | o V <sub>SSD</sub> )                                                       |                        |             |           |             |
| V <sub>OL</sub>       | LOW level output voltage                                         | I <sub>O</sub> = 1 mA                                                      | 0                      | _           | 0.5       | V           |
| V <sub>OH</sub>       | HIGH level output voltage                                        | I <sub>O</sub> = -1 mA                                                     | V <sub>DDO</sub> – 0.5 | _           | $V_{DDO}$ | V           |
| I <sub>OZ</sub>       | output current in 3-state mode                                   | 0.5 V < V <sub>O</sub> < V <sub>DDO</sub>                                  | -20                    | _           | +20       | μΑ          |
| Switching             | characteristics                                                  |                                                                            |                        | l .         |           |             |
| CLOCK INPL            | JT CLK; see Fig.4; note 1                                        |                                                                            |                        |             |           |             |
| f <sub>clk(max)</sub> | maximum clock frequency                                          |                                                                            | 20                     | _           | _         | MHz         |
| t <sub>CPH</sub>      | clock pulse width HIGH                                           |                                                                            | 15                     | _           | _         | ns          |
| t <sub>CPL</sub>      | clock pulse width LOW                                            |                                                                            | 15                     | _           | _         | ns          |
| Analog sig            | gnal processing                                                  |                                                                            | •                      | •           | •         |             |
| LINEARITY             |                                                                  |                                                                            |                        |             |           |             |
| INL                   | integral non-linearity                                           | f <sub>clk</sub> = 20 MHz;<br>ramp input; (see Fig.6)                      | -                      | ±1          | ±2        | LSB         |
| DNL                   | differential non-linearity                                       | f <sub>clk</sub> = 20 MHz;<br>ramp input; (see Fig.7)                      | _                      | ±0.25       | ±0.7      | LSB         |
| INPUT SET F           | RESPONSE ( $f_{clk} = 20 \text{ MHz}$ ; see Fig.8; not           | e 4)                                                                       |                        |             |           |             |
| t <sub>STLH</sub>     | analog input settling time<br>LOW-to-HIGH                        | full-scale square wave                                                     | _                      | 4           | 6         | ns          |
| t <sub>STHL</sub>     | analog input settling time<br>HIGH-to-LOW                        | full-scale square wave                                                     | _                      | 4           | 6         | ns          |
| HARMONICS             | s; (f <sub>clk</sub> = 20 MHz; see Fig.9; note 5)                | •                                                                          | •                      | 1           | '         |             |
| THD                   | total harmonic distortion                                        | f <sub>i</sub> = 1 MHz                                                     | _                      | -63         | _         | dB          |
| SIGNAL-TO-            | NOISE RATIO; see Fig.9; note 5                                   | •                                                                          |                        |             | 1         | <u>'</u>    |
| S/N                   | signal-to-noise ratio (full scale)                               | without harmonics;<br>f <sub>clk</sub> = 20 MHz;<br>f <sub>i</sub> = 1 MHz | _                      | 60          | -         | dB          |

### 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

TDA8766

| SYMBOL                 | PARAMETER                                                       | CONDITIONS                | MIN. | TYP.     | MAX. | UNIT |
|------------------------|-----------------------------------------------------------------|---------------------------|------|----------|------|------|
| EFFECTIVE              | BITS; see Fig.9; note 5                                         | -                         |      | <u> </u> | 1    |      |
| EB                     | effective bits                                                  | f <sub>clk</sub> = 20 MHz |      |          |      |      |
|                        |                                                                 | f <sub>i</sub> = 300 kHz  | _    | 9.5      | _    | bits |
|                        |                                                                 | f <sub>i</sub> = 1 MHz    | _    | 9.3      | _    | bits |
|                        |                                                                 | f <sub>i</sub> = 3.58 MHz | _    | 8.0      | _    | bits |
| Timing (f <sub>c</sub> | $_{lk}$ = <b>20 MHz</b> ; $C_L$ = <b>20 pF)</b> ; see Fig.4; no | ote 6                     | ·    |          |      |      |
| t <sub>ds</sub>        | sampling delay time                                             |                           | _    | _        | 5    | ns   |
| t <sub>h</sub>         | output hold time                                                |                           | 5    | _        | _    | ns   |
| t <sub>d</sub>         | output delay time                                               | V <sub>DDO</sub> = 4.75 V | 8    | 12       | 15   | ns   |
|                        |                                                                 | V <sub>DDO</sub> = 3.15 V | 8    | 17       | 20   | ns   |
|                        |                                                                 | $V_{DDO} = 2.7 \text{ V}$ | 8    | 21       | 24   | ns   |
| 3-state ou             | tput delay times; see Fig.5                                     |                           |      |          |      |      |
| t <sub>dZH</sub>       | enable HIGH                                                     |                           | _    | 14       | 18   | ns   |
| t <sub>dZL</sub>       | enable LOW                                                      |                           | _    | 16       | 20   | ns   |
| t <sub>dHZ</sub>       | disable HIGH                                                    |                           | _    | 16       | 20   | ns   |
| t <sub>dLZ</sub>       | disable LOW                                                     |                           | _    | 14       | 18   | ns   |
| Standby n              | node output delay times                                         |                           |      |          |      |      |
| t <sub>dSTBLH</sub>    | standby (LOW-to-HIGH transition)                                |                           | _    | _        | 200  | ns   |
| t <sub>dSTBHL</sub>    | start-up (HIGH-to-LOW transition)                               |                           | _    | _        | 500  | ns   |

#### **Notes**

- 1. In addition to a good layout of the digital and analog ground, it is recommended that the rise and fall times of the clock must not be less than 1 ns.
- 2. Analog input voltages producing code 0 up to and including 1023:
  - a)  $V_{osB}$  (voltage offset BOTTOM) is the difference between the analog input which produces data equal to 00 and the reference voltage BOTTOM ( $V_{RB}$ ) at  $T_{amb}$  = 25 °C.
  - b) V<sub>osT</sub> (voltage offset TOP) is the difference between V<sub>RT</sub> (reference voltage TOP) and the analog input which produces data outputs equal to 1023 at T<sub>amb</sub> = 25 °C.
- In order to ensure the optimum linearity performance of such converter architecture the lower and upper extremities
  of the converter reference resistor ladder (corresponding to output codes 0 and 1023 respectively) are connected to
  pins V<sub>RB</sub> and V<sub>RT</sub> via offset resistors R<sub>OB</sub> and R<sub>OT</sub> as shown in Fig.3.
  - a) The current flowing into the resistor ladder is  $I_L = \frac{V_{RT} V_{RB}}{R_{OB} + R_L + R_{OT}}$  and the full-scale input range at the converter,

to cover code 0 to code 1023, is 
$$V_{I} = R_{L} \times I_{L} = \frac{R_{L}}{R_{OB} + R_{L} + R_{OT}} \times (V_{RT} - V_{RB}) = 0.871 \times (V_{RT} - V_{RB})$$

b) Since  $R_L$ ,  $R_{OB}$  and  $R_{OT}$  have similar behaviour with respect to process and temperature variation, the ratio  $\frac{R_L}{R_{OB} + R_L + R_{OT}}$  will be kept reasonably constant from part to part. Consequently variation of the output codes

at a given input voltage depends mainly on the difference  $V_{RT} - V_{RB}$  and its variation with temperature and supply voltage. When several ADCs are connected in parallel and fed with the same reference source, the matching between each of them is then optimized.

### 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

**TDA8766** 

4. The analog input settling time is the minimum time required for the input signal to be stabilized after a sharp full-scale input (square-wave signal) in order to sample the signal and obtain correct output data.

- Effective bits are obtained via a Fast Fourier Transform (FFT) treatment taking 8K acquisition points per equivalent fundamental period. The calculation takes into account all harmonics and noise up to half of the clock frequency (NYQUIST frequency). Conversion to signal-to-noise ratio: S/N = EB × 6.02 + 1.76 dB.
- 6. Output data acquisition: the output data is available after the maximum delay time of t<sub>d</sub>.



# 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

**TDA8766** 

Table 1 Output coding and input voltage (typical values; referenced to  $V_{SSA}$ )

| STEP V <sub>I(p-p)</sub> IR BINARY OUTPUT BITS |        |    |    |    |    |    |    |    |    |    |    |    |
|------------------------------------------------|--------|----|----|----|----|----|----|----|----|----|----|----|
| SIEF                                           | (Ÿ)    | IK | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| Underflow                                      | <1.335 | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 0                                              | 1.335  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  |
| 1                                              |        | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 1  |
|                                                |        |    | -  |    | -  |    | -  | -  | -  | -  | -  |    |
|                                                |        |    | -  |    |    |    |    | -  |    |    |    |    |
| 1022                                           |        | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 0  |
| 1023                                           | 3.165  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |
| Overflow                                       | >3.165 | 0  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

Table 2 Mode selection

| ŌĒ | D9 TO D0       | IR             |
|----|----------------|----------------|
| 1  | high impedance | high impedance |
| 0  | active; binary | active         |

Table 3 Standby selection

| STDBY | D9 TO D0         | I <sub>DDA</sub> + I <sub>DDD</sub> (typ.) |
|-------|------------------|--------------------------------------------|
| 1     | last logic state | 1.2 mA                                     |
| 0     | active           | 15 mA                                      |



# 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

**TDA8766** 



# 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

**TDA8766** 





# 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

**TDA8766** 





# 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

### **TDA8766**

### INTERNAL PIN CONFIGURATIONS









# 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

TDA8766



### 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

**TDA8766** 

### **APPLICATION INFORMATION**

Additional application information will be supplied upon request (please quote number "AN96012").



The analog and digital supplies should be separated and decoupled.

The external voltage reference generator must be built such that a good supply voltage ripple rejection is achieved with respect to the LSB value. Eventually, the reference ladder voltages can be derived from a well regulated  $V_{\text{DDA}}$  supply through a resistor bridge and a decoupled capacitor.

- (1)  $V_{RB}$ ,  $V_{RM}$  and  $V_{RT}$  are decoupled to  $V_{SSA}$ .
- (2) Pins 8, 12, 13, 17, 24 and 32 should be connected to the closest ground pin in order to prevent noise influence.
- (3) When V<sub>RM</sub> is not used, pin 11 can be left open, avoiding the decoupling capacitor. In any case, pin 11 must not be grounded.
- (4) When analog input signal is AC coupled, an input bias or a clamping level must be applied to V<sub>1</sub> input (pin 14).

Fig.15 Application diagram.

# 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

**TDA8766** 

### **PACKAGE OUTLINE**

LQFP32: plastic low profile quad flat package; 32 leads; body 5 x 5 x 1.4 mm

SOT401-1



#### **DIMENSIONS** (mm are the original dimensions)

| J    |           | a. c           |                | ga.            | u            | 0.00,        |                  |                  |     |                |              |     |              |              |     |      |     |                               |                               |          |
|------|-----------|----------------|----------------|----------------|--------------|--------------|------------------|------------------|-----|----------------|--------------|-----|--------------|--------------|-----|------|-----|-------------------------------|-------------------------------|----------|
| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С            | D <sup>(1)</sup> | E <sup>(1)</sup> | е   | H <sub>D</sub> | HE           | L   | Lp           | Q            | v   | w    | у   | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ        |
| mm   | 1.60      | 0.15<br>0.05   | 1.5<br>1.3     | 0.25           | 0.27<br>0.17 | 0.18<br>0.12 | 5.1<br>4.9       | 5.1<br>4.9       | 0.5 | 7.15<br>6.85   | 7.15<br>6.85 | 1.0 | 0.75<br>0.45 | 0.70<br>0.57 | 0.2 | 0.12 | 0.1 | 0.95<br>0.55                  | 0.95<br>0.55                  | 7°<br>0° |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE  |     | REFER | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|-----|-------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC | EIAJ     |            | PROJECTION | ISSUE DATE                      |  |
| SOT401-1 |     |       |          |            |            | <del>94-04-25</del><br>95-12-19 |  |

### 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

TDA8766

#### **SOLDERING**

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our "IC Package Databook" (order code 9398 652 90011).

### Reflow soldering

Reflow soldering techniques are suitable for all LQFP packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

#### Wave soldering

Wave soldering is **not** recommended for LQFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

If wave soldering cannot be avoided, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners.

Even with these conditions, do not consider wave soldering LQFP packages LQFP48 (SOT313-2), LQFP64 (SOT314-2) or LQFP80 (SOT315-1).

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260  $^{\circ}$ C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150  $^{\circ}$ C within 6 seconds. Typical dwell time is 4 seconds at 250  $^{\circ}$ C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### Repairing soldered joints

Fix the component by first soldering two diagonally-opposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

### 10-bit high-speed 2.7 to 5.25 V analog-to-digital converter

TDA8766

### **DEFINITIONS**

| Data sheet status                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |  |  |  |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |  |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |  |  |  |  |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |  |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification |                                                                                       |  |  |  |  |  |  |

### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

is not implied. Exposure to limiting values for extended periods may affect device reliability.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.