INTEGRATED CIRCUITS



Product specification Supersedes data of November 1994 File under Integrated Circuits, IC02 1996 Jan 12



### FEATURES

- 2 times 6-bit resolution
- Sampling rate up to 40 MHz
- High signal-to-noise ratio over a large analog input frequency range (5.8 effective bits at 10 MHz full-scale input at  $f_{clk} = 40$  MHz
- TTL output
- Two separated inputs (AC-coupling)
- TTL compatible digital inputs
- Low-level AC clock input signal allowed
- Internal reference voltage regulator (external reference regulation possible)
- · Power dissipation only 250 mW (typical)
- Low analog input capacitance, no buffer amplifier required
- No sample-and-hold circuit required.

## APPLICATIONS

High-speed analog-to-digital conversion for:

- DBS (Digital Broadcast Satellite)
- QPSK (Quadrature Phase Shift Keying) demodulation
- Video.

### **GENERAL DESCRIPTION**

The TDA8705 is a 6-bit high-speed dual analog-to-digital converter (ADC) for satellite video and other applications. It converts the two analog input signals into two 6-bit binary-coded digital words at a maximum sampling rate of 40 MHz. All digital inputs and outputs are TTL compatible, although a low-level sine wave clock input signal is allowed.

| SYMBOL                | PARAMETER                       | CONDITIONS | MIN. | TYP.  | MAX. | UNIT |
|-----------------------|---------------------------------|------------|------|-------|------|------|
| V <sub>CCA</sub>      | analog supply voltage           |            | 4.75 | 5.0   | 5.25 | V    |
| V <sub>CCD</sub>      | digital supply voltage          |            | 4.75 | 5.0   | 5.25 | V    |
| V <sub>CCO</sub>      | output stages supply voltage    |            | 4.75 | 5.0   | 5.25 | V    |
| I <sub>CCA</sub>      | analog supply current           |            | 20   | 27    | 32   | mA   |
| I <sub>CCD</sub>      | digital supply current          |            | 10   | 14    | 18   | mA   |
| I <sub>CCO</sub>      | output stages supply current    |            | 10   | 14    | 18   | mA   |
| ILE                   | DC integral linear error        |            | _    | ±0.25 | ±0.5 | LSB  |
| DLE                   | DC differential linearity error |            | _    | ±0.25 | ±0.5 | LSB  |
| AILE                  | AC integral linearity error     | note 1     | _    | ±0.5  | ±1.0 | LSB  |
| f <sub>clk(max)</sub> | maximum clock frequency         |            | 40   | -     | _    | MHz  |
| P <sub>tot</sub>      | total power dissipation         |            | _    | 250   | _    | mW   |

### Note

1. Full-scale sine wave ( $f_i = 10 \text{ MHz}$ ;  $f_{clk} = 40 \text{ MHz}$ ).

### **ORDERING INFORMATION**

| TYPE     |      | PACKAGE                                                    |          |  |
|----------|------|------------------------------------------------------------|----------|--|
| NUMBER   | NAME | DESCRIPTION                                                | VERSION  |  |
| TDA8705T | SO28 | plastic small outline package; 28 leads; body width 7.5 mm | SOT136-1 |  |

## QUICK REFERENCE DATA

## **BLOCK DIAGRAM**



## PINNING

| SYMBOL           | PIN | DESCRIPTION                                        |  |
|------------------|-----|----------------------------------------------------|--|
| CLK              | 1   | clock input                                        |  |
| V <sub>CCD</sub> | 2   | digital supply voltage (+5 V)                      |  |
| DGND             | 3   | digital ground                                     |  |
| V <sub>RBA</sub> | 4   | reference voltage BOTTOM for<br>ADC A (decoupling) |  |
| V <sub>RTA</sub> | 5   | reference voltage TOP for ADC A (decoupling)       |  |
| VIA              | 6   | analog input voltage for ADC A                     |  |
| AGND             | 7   | analog ground                                      |  |
| V <sub>CCA</sub> | 8   | analog supply voltage (+5 V)                       |  |
| V <sub>RMA</sub> | 9   | reference voltage MIDDLE for ADC A (decoupling)    |  |
| DEC              | 10  | decoupling input                                   |  |
| V <sub>IB</sub>  | 11  | analog input voltage for ADC B                     |  |
| V <sub>RTB</sub> | 12  | reference voltage TOP for ADC B (decoupling)       |  |
| V <sub>RBB</sub> | 13  | reference voltage BOTTOM for<br>ADC B (decoupling) |  |
| V <sub>RMB</sub> | 14  | reference voltage MIDDLE for ADC B (decoupling)    |  |
| D0B              | 15  | data output; bit 0 (LSB), ADC B                    |  |
| D1B              | 16  | data output; bit 1, ADC B                          |  |
| D2B              | 17  | data output; bit 2, ADC B                          |  |
| D3B              | 18  | data output; bit 3, ADC B                          |  |
| D4B              | 19  | data output; bit 4, ADC B                          |  |
| D5B              | 20  | data output; bit 5 (MSB), ADC B                    |  |
| V <sub>cco</sub> | 21  | supply voltage for output stages<br>(+5 V)         |  |
| OGND             | 22  | output ground                                      |  |
| D0A              | 23  | data output; bit 0 (LSB), ADC A                    |  |
| D1A              | 24  | data output; bit 1, ADC A                          |  |
| D2A              | 25  | data output; bit 2, ADC A                          |  |
| D3A              | 26  | data output; bit 3, ADC A                          |  |
| D4A              | 27  | data output; bit 4, ADC A                          |  |
| D5A              | 28  | data output; bit 5 (MSB), ADC A                    |  |



## TDA8705

## LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL                | PARAMETER                                                                | CONDITIONS         | MIN. | MAX.             | UNIT |
|-----------------------|--------------------------------------------------------------------------|--------------------|------|------------------|------|
| V <sub>CCA</sub>      | analog supply voltage                                                    | note 1             | -0.3 | +7.0             | V    |
| V <sub>CCD</sub>      | digital supply voltage                                                   | note 1             | -0.3 | +7.0             | V    |
| V <sub>CCO</sub>      | output stages supply voltage                                             | note 1             | -0.3 | +7.0             | V    |
| ΔV <sub>CC</sub>      | supply voltage differences between V <sub>CCA</sub> and V <sub>CCD</sub> |                    | -1.0 | +1.0             | V    |
| ΔV <sub>CC</sub>      | supply voltage differences between $V_{CCO}$ and $V_{CCD}$               |                    | -1.0 | +1.0             | V    |
| ΔV <sub>CC</sub>      | supply voltage differences between $V_{CCA}$ and $V_{CCO}$               |                    | -1.0 | +1.0             | V    |
| VI                    | input voltage                                                            | referenced to AGND | -0.3 | +7.0             | V    |
| V <sub>clk(p-p)</sub> | AC input voltage for switching (peak-to-peak value)                      | referenced to DGND | -    | V <sub>CCD</sub> | V    |
| Io                    | output current                                                           |                    | -    | 10               | mA   |
| T <sub>stg</sub>      | storage temperature                                                      |                    | -55  | +150             | °C   |
| T <sub>amb</sub>      | operating ambient temperature                                            |                    | 0    | +70              | °C   |
| Tj                    | junction temperature                                                     |                    | -    | +150             | °C   |

### Note

1. The supply voltages  $V_{CCA}$ ,  $V_{CCO}$  and  $V_{CCD}$  may have any value between -0.3 V and +7.0 V provided the difference between  $V_{CCA}$ ,  $V_{CCO}$  and  $V_{CCD}$  is between -1 V and +1 V.

## HANDLING

Inputs and outputs are protected against electrostatic discharges in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling integrated circuits.

### THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air | 70    | K/W  |

## TDA8705

## CHARACTERISTICS

 $V_{CCA} = V_8 \text{ to } V_7 = 4.75 \text{ to } 5.25 \text{ V}; V_{CCD} = V_2 \text{ to } V_3 = 4.75 \text{ to } 5.25 \text{ V}; V_{CCO} = V_{21} \text{ to } V_{22} = 4.75 \text{ to } 5.25 \text{ V}; \text{ AGND, OGND}$ and DGND shorted together;  $V_{CCA}$  to  $V_{CCD} = -0.25 \text{ to } +0.25 \text{ V}; V_{CCO} \text{ to } V_{CCD} = -0.25 \text{ to } +0.25 \text{ V};$ 

 $V_{CCA}$  to  $V_{CCO} = -0.25$  to +0.25 V;  $T_{amb} = 0$  to +70 °C; typical values measured at  $V_{CCA} = V_{CCD} = V_{CCO} = 5$  V and  $T_{amb} = 25$  °C;  $C_L = 15$  pF; unless otherwise specified.

| SYMBOL                | PARAMETER                                                        | CONDITIONS                | MIN. | TYP. | MAX.             | UNIT |
|-----------------------|------------------------------------------------------------------|---------------------------|------|------|------------------|------|
| Supply                |                                                                  |                           |      |      |                  |      |
| V <sub>CCA</sub>      | analog supply voltage                                            |                           | 4.75 | 5.0  | 5.25             | V    |
| V <sub>CCD</sub>      | digital supply voltage                                           |                           | 4.75 | 5.0  | 5.25             | V    |
| V <sub>CCO</sub>      | output stages supply voltage                                     |                           | 4.75 | 5.0  | 5.25             | V    |
| I <sub>CCA</sub>      | analog supply current                                            |                           | 20   | 27   | 32               | mA   |
| I <sub>CCD</sub>      | digital supply current                                           |                           | 10   | 14   | 18               | mA   |
| I <sub>CCO</sub>      | output stages supply current                                     |                           | 10   | 14   | 18               | mA   |
| Inputs                |                                                                  |                           | ł    |      |                  |      |
| CLOCK INP             | UT CLK; REFERENCED TO DGND; note 1                               |                           |      |      |                  |      |
| V <sub>IL</sub>       | LOW level input voltage                                          |                           | 0    | -    | 0.8              | V    |
| V <sub>IH</sub>       | HIGH level input voltage                                         |                           | 2.0  | _    | V <sub>CCD</sub> | V    |
| IIL                   | LOW level input current                                          | V <sub>clk</sub> = 0.4 V  | -1   | _    | +1               | μA   |
| I <sub>IH</sub>       | HIGH level input current                                         | V <sub>clk</sub> = 2.7 V  | _    | -    | 20               | μA   |
| ZI                    | input impedance                                                  | f <sub>clk</sub> = 40 MHz | _    | 2    | -                | kΩ   |
| CI                    | input capacitance                                                | f <sub>clk</sub> = 40 MHz | -    | 2    | -                | pF   |
| V <sub>I</sub> ANALOG | INPUT VOLTAGE FOR A AND B; REFERENCED T                          | TO AGND                   |      | -1   | -                | 1    |
| RI                    | DC parallel input resistance                                     |                           | 20   | -    | _                | kΩ   |
| CI                    | parallel input capacitance                                       | f <sub>i</sub> = 10 MHz   | _    | 1.5  | _                | pF   |
| α <sub>CT</sub>       | crosstalk between $V_{IA}$ and $V_{IB}$                          | f <sub>i</sub> = 10 MHz   | 40   | -    | _                | dB   |
| Reference             | e voltages for the resistor ladder A and E                       | <b>3</b> ; see Table 1    | ł    | •    | ł                |      |
| V <sub>RB</sub>       | reference voltage BOTTOM                                         |                           | 1.9  | 2.0  | 2.1              | V    |
| V <sub>RT</sub>       | reference voltage TOP                                            |                           | 2.8  | 2.9  | 3.0              | V    |
| V <sub>diff</sub>     | differential reference voltage V <sub>RT</sub> – V <sub>RB</sub> |                           | 0.85 | 0.90 | 0.95             | V    |
| I <sub>ref</sub>      | reference current                                                |                           | _    | 2    | -                | mA   |
| R <sub>LAD</sub>      | resistor ladder                                                  |                           | -    | 450  | _                | Ω    |
| TC <sub>RLAD</sub>    | temperature coefficient of the resistor ladder                   |                           | -    | 3280 | -                | ppm  |
| V <sub>osB</sub>      | offset voltage BOTTOM                                            | note 2                    | _    | 200  | _                | mV   |
| V <sub>osT</sub>      | offset voltage TOP                                               | note 2                    | _    | 200  | _                | mV   |
| V <sub>i(p-p)</sub>   | input voltage amplitude<br>(peak-to-peak value)                  |                           | 0.45 | 0.50 | 0.55             | V    |
| Outputs;              | A and B                                                          |                           |      |      |                  |      |
| DIGITAL OU            | TPUTS D5 TO D0; REFERENCED TO DGND                               |                           |      |      |                  |      |
| V <sub>OL</sub>       | LOW level output voltage                                         | I <sub>O</sub> = 1 mA     | 0    | -    | 0.4              | V    |
| V <sub>OH</sub>       | HIGH level output voltage                                        | $I_0 = -1 \text{ mA}$     | 2.4  | _    | V <sub>CCD</sub> | V    |

| SYMBOL                | PARAMETER                                 | CONDITIONS                                                                        | MIN. | TYP.  | MAX. | UNIT |
|-----------------------|-------------------------------------------|-----------------------------------------------------------------------------------|------|-------|------|------|
| Switching             | characteristics                           |                                                                                   | -1   | 1     | 1    | 1    |
| CLOCK INP             | UT CLK; note 1; see Fig.3                 |                                                                                   |      |       |      |      |
| f <sub>clk(max)</sub> | maximum clock frequency                   |                                                                                   | 40   | _     | _    | MHz  |
| t <sub>CPH</sub>      | clock pulse width HIGH                    |                                                                                   | 10   | -     | -    | ns   |
| t <sub>CPL</sub>      | clock pulse width LOW                     |                                                                                   | 10   | -     | -    | ns   |
| Analog si             | gnal processing                           |                                                                                   | ·    |       | ·    |      |
| LINEARITY             |                                           |                                                                                   |      |       |      |      |
| ILE                   | DC integral linearity error               |                                                                                   | -    | ±0.25 | ±0.5 | LSB  |
| DLE                   | DC differential linearity error           |                                                                                   | _    | ±0.25 | ±0.5 | LSB  |
| AILE                  | AC integral linearity error               | note 3                                                                            | _    | ±0.5  | ±1.0 | LSB  |
| OFE                   | offset error between A and B              | $      f_i = 10 \text{ MHz}; \\       f_{clk} = 40 \text{ MHz}; \text{ note } 4 $ | ±1   | -     | ±2   | LSB  |
| GE                    | gain error between A and B                | $f_i = 10 \text{ MHz};$<br>$f_{clk} = 40 \text{ MHz};$ note 4                     | ±1   | -     | ±2   | LSB  |
| MID                   | middle scale output code A and B          | input voltage floating                                                            | 31   | -     | 32   |      |
| BANDWIDT              | ⊣; f <sub>clk</sub> = 40 MHz              |                                                                                   |      |       |      |      |
| В                     | -0.5 dB analog bandwidth                  | full-scale sine wave;<br>note 5                                                   | -    | 50    | -    | MHz  |
| t <sub>STLH</sub>     | analog input settling time LOW-to-HIGH    | full-scale square wave;<br>Fig.4; note 6                                          | -    | 8     | -    | ns   |
| t <sub>STHL</sub>     | analog input settling time HIGH-to-LOW    | full-scale square wave;<br>Fig.4; note 6                                          | _    | 5     | -    | ns   |
| HARMONIC              | s; f <sub>clk</sub> = 40 MHz; see Fig.5   |                                                                                   |      |       |      |      |
| h <sub>1</sub>        | fundamental harmonics (full scale)        | f <sub>i</sub> = 10 MHz                                                           | -    | -     | 0    | dB   |
| h <sub>all</sub>      | harmonics (full scale);<br>all components | f <sub>i</sub> = 10 MHz                                                           |      |       |      |      |
|                       | second harmonics                          |                                                                                   | -    | -49   | -    | dB   |
|                       | third harmonics                           |                                                                                   | _    | -51   | _    | dB   |
| THD                   | total harmonic distortion                 | f <sub>i</sub> = 10 MHz                                                           | -    | -46   | -40  | dB   |
| SIGNAL-TO             | -NOISE RATIO; note 7; see Fig.5           |                                                                                   |      |       |      |      |
| S/N                   | signal-to-noise ratio (full scale)        | without harmonics;<br>$f_{clk} = 40 \text{ MHz};$<br>$f_i = 10 \text{ MHz}$       | 34   | 37    | -    | dB   |
| EFFECTIVE             | BITS; note 7; see Figs 5 and 6            |                                                                                   |      |       |      |      |
| EB                    | effective bits                            | f <sub>clk</sub> = 40 MHz                                                         |      |       |      |      |
|                       |                                           | f <sub>i</sub> = 10 MHz                                                           | _    | 5.8   | -    | bits |
|                       |                                           | f <sub>i</sub> = 20 MHz                                                           | _    | 5.6   | _    | bits |
| TWO-TONE              | ; note 8                                  |                                                                                   |      |       |      |      |
| TTIR                  | two-tone intermodulation rejection        | f <sub>clk</sub> = 40 MHz                                                         |      | 48    | _    | dB   |

## TDA8705

| SYMBOL                 | PARAMETER                                         | CONDITIONS                                                                                                                             | MIN. | TYP.              | MAX. | UNIT              |
|------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------|-------------------|------|-------------------|
| BIT ERROR              | RATE                                              |                                                                                                                                        |      |                   |      |                   |
| BER                    | bit error rate                                    | $\label{eq:fclk} \begin{array}{l} f_{clk} = 40 \text{ MHz};\\ f_i = 10 \text{ MHz};\\ V_l = \pm 16 \text{ LSB at code 32} \end{array}$ | _    | 10 <sup>-13</sup> | _    | times/<br>samples |
| Timing; f <sub>c</sub> | <b>Ik = 40 MHz; CL = 15 pF;</b> note 9; see Fig.3 |                                                                                                                                        |      |                   |      |                   |
| t <sub>ds</sub>        | sampling delay time                               |                                                                                                                                        | _    | -                 | 2    | ns                |
| t <sub>h</sub>         | output hold time                                  |                                                                                                                                        | 5    | _                 | _    | ns                |
| t <sub>d</sub>         | output delay time                                 |                                                                                                                                        | _    | -                 | 14   | ns                |

### Notes

- 1. In addition to a good layout of the digital and analog ground, it is recommended that the rise and fall times of the clock must not be less than 1 ns.
- 2. Analog input voltages producing code 00 up to and including 3F:
  - a)  $V_{osB}$  (voltage offset BOTTOM) is the difference between the analog input which produces data equal to 00 and the reference voltage BOTTOM (V<sub>RB</sub>) at T<sub>amb</sub> = 25 °C.
  - b)  $V_{osT}$  (voltage offset TOP) is the difference between  $V_{RT}$  (reference voltage TOP) and the analog input which produces data outputs equal to 3F at  $T_{amb} = 25$  °C.
- 3. Full-scale sine wave ( $f_i = 10 \text{ MHz}$ ;  $f_{clk} = 40 \text{ MHz}$ ).
- 4. The Offset Error (OFE) and Gain Error (GE) are determined by taking results from a simultaneous acquisition on both ADCs of a sine wave greater than full-scale. The occurrences of code 0 and 63 are used to calculate the OFE (mid-scale-to-mid-scale) and the GE (amplitude difference) between the two converters A and B.
- 5. The –0.5 dB analog bandwidth is determined by the 0.5 dB reduction in the reconstructed output, the input being a full-scale sine wave. It is determined with a beat frequency method; no glitches occurrence.
- 6. The analog input settling time is the minimum time required for the input signal to be stabilized after a sharp full-scale input (square-wave signal) in order to sample the signal and obtain correct output data.
- Effective bits are obtained via a Fast Fourier Transform (FFT) treatment taking 8K acquisition points per equivalent fundamental period. The calculation takes into account all harmonics and noise up to half of the clock frequency (NYQUIST frequency). Conversion to signal-to-noise ratio: S/N = EB × 6.02 + 1.76 dB.
- 8. Intermodulation measured relative to either tone with analog input frequencies of 10.0 MHz and 10.1 MHz. The two input signals have the same amplitude and the total amplitude of both signals provides full scale to the converter.
- 9. Output data acquisition: the output data is available after the maximum delay time of t<sub>d</sub>.

| STEP      | V <sub>I(p-p)</sub> A or B |    |    | BINARY O | UTPUT BITS |    |                        |
|-----------|----------------------------|----|----|----------|------------|----|------------------------|
|           | (V)                        | D5 | D4 | D3       | D2         | D1 | D0<br>0<br>0<br>1<br>0 |
| Underflow | <2.2                       | 0  | 0  | 0        | 0          | 0  | 0                      |
| 0         | 2.2                        | 0  | 0  | 0        | 0          | 0  | 0                      |
| 1         | 2.208                      | 0  | 0  | 0        | 0          | 0  | 1                      |
|           |                            |    | •  |          | •          | •  | •                      |
|           |                            |    |    |          |            |    |                        |
| 62        | 2.692                      | 1  | 1  | 1        | 1          | 1  | 0                      |
| 63        | 2.7                        | 1  | 1  | 1        | 1          | 1  | 1                      |
| Overflow  | >2.7                       | 1  | 1  | 1        | 1          | 1  | 1                      |

 Table 1
 Output coding and input voltage (typical values; referenced to AGND)









TDA8705

## 6-bit high-speed dual Analog-to-Digital Converter (ADC)

### APPLICATION INFORMATION



Fig.7 Application diagram.

TDA8705

# 6-bit high-speed dual Analog-to-Digital Converter (ADC)

## PACKAGE OUTLINE





## TDA8705

### SOLDERING

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

#### **Reflow soldering**

Reflow soldering techniques are suitable for all SO packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

### Wave soldering

Wave soldering techniques can be used for all SO packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream end.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

### **Repairing soldered joints**

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

### Product specification

# 6-bit high-speed dual Analog-to-Digital Converter (ADC)

## TDA8705

### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | Product specification This data sheet contains final product specifications.          |  |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |  |  |

## Application information

Where application information is given, it is advisory and does not form part of the specification.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.