# INTEGRATED CIRCUITS



Preliminary specification File under Integrated Circuits, IC02 1996 Oct 23





## TDA8002

### FEATURES

- Single supply voltage interface (3.3 or 5 V environment)
- Low-power (sleep) mode
- Three specific protected half-duplex bidirectional buffered I/O lines
- V<sub>CC</sub> regulation (5 V  $\pm$ 5%, I<sub>CC</sub> < 65 mA at V<sub>DD</sub> = 5 V, with controlled rise and fall times
- Thermal and short-circuit protections with current limitations
- Automatic ISO 7816 activation and deactivation sequences
- Clock generation for the card up to 12 MHz with synchronous frequency changes
- Clock generation up to 20 MHz (auxiliary clock)
- Synchronous and asynchronous cards (Memory and smart cards)
- ISO 7816, GSM11.11 compatibility and EMV (Europay, Mastercard, Visa) compliant
- Step-up converter for V<sub>CC</sub> generation

• Supply supervisor for spikes elimination and emergency deactivation.

### APPLICATIONS

- IC card readers for:
  - GSM applications
  - banking
  - electronic payment
  - identification
  - Pay TV
  - road tolling.

### **GENERAL DESCRIPTION**

The TDA8002 is a complete low-power, analog interface for asynchronous and synchronous cards. It can be placed between the card and the microcontroller. It performs all supply, protection and control functions. It is directly compatible with ISO 7816, GSM11.11 and EMV specifications.

| SYMBOL                | PARAMETER                          | CONDITIONS                                                                                           | MIN. | TYP. | MAX. | UNIT |
|-----------------------|------------------------------------|------------------------------------------------------------------------------------------------------|------|------|------|------|
| Supply vol            | tage                               |                                                                                                      | •    | •    |      |      |
| V <sub>DDA</sub>      | analog supply voltage              |                                                                                                      | 3.0  | 5    | 6.5  | V    |
| I <sub>DD</sub>       | supply current                     | low-power mode                                                                                       | -    | -    | 150  | μA   |
|                       |                                    | idle mode; f <sub>CLK</sub> = 2.5 MHz;<br>f <sub>CLKOUT</sub> = 10 MHz; V <sub>DD</sub> = 5 V        | -    | -    | 5    | mA   |
|                       |                                    | active mode; f <sub>CLK</sub> = 2.5 MHz;<br>f <sub>CLKOUT</sub> = 10 MHz; V <sub>DD</sub> = 5 V      | _    | _    | 9    | mA   |
|                       |                                    | active mode; $f_{CLK} = 2.5 \text{ MHz}$ ;<br>$f_{CLKOUT} = 10 \text{ MHz}$ ; $V_{DD} = 3 \text{ V}$ | _    | _    | 12   | mA   |
| Card supp             | Card supply voltage                |                                                                                                      |      |      |      |      |
| V <sub>CC(stat)</sub> | output voltage                     | DC load <65 mA                                                                                       | 4.75 | -    | 5.25 | V    |
| I <sub>CC(lim)</sub>  | output current                     | $V_{CC}$ short-circuited to GND                                                                      | -    | -    | 65   | mA   |
| General               |                                    |                                                                                                      |      |      |      |      |
| f <sub>clk</sub>      | card clock frequency               |                                                                                                      | 0    | -    | 12   | MHz  |
| t <sub>de</sub>       | deactivation cycle time            |                                                                                                      | 60   | 80   | 100  | μs   |
| P <sub>tot</sub>      | continuous total power dissipation |                                                                                                      |      |      |      |      |
|                       | TDA8002AT; TDA8002BT               | $T_{amb} = -25$ to +85 °C                                                                            | -    | -    | 0.56 | W    |
|                       | TDA8002G                           | T <sub>amb</sub> = -25 to +85 °C                                                                     | -    | -    | 0.46 | W    |
| T <sub>amb</sub>      | operating ambient temperature      |                                                                                                      | -25  | -    | +85  | °C   |

### QUICK REFERENCE DATA

TDA8002

### ORDERING INFORMATION

|                               | PACKAGE     |        |                                                                    |            |  |  |  |
|-------------------------------|-------------|--------|--------------------------------------------------------------------|------------|--|--|--|
|                               | MARKING     | NAME   | DESCRIPTION                                                        | VERSION    |  |  |  |
| TDA8002AT/3/C1 <sup>(2)</sup> | TDA8002AT/3 | SO28   | plastic small outline package; 28 leads;<br>body width 7.5 mm      | SOT136-AH4 |  |  |  |
| TDA8002AT/5/C1 <sup>(3)</sup> | TDA8002AT/5 | SO28   | plastic small outline package; 28 leads;<br>body width 7.5 mm      | SOT136-AH4 |  |  |  |
| TDA8002BT/3/C1 <sup>(2)</sup> | TDA8002BT/3 | SO28   | plastic small outline package; 28 leads;<br>body width 7.5 mm      | SOT136-AH4 |  |  |  |
| TDA8002BT/5/C1 <sup>(3)</sup> | TDA8002BT/5 | SO28   | plastic small outline package; 28 leads;<br>body width 7.5 mm      | SOT136-AH4 |  |  |  |
| TDA8002G/3/C1 <sup>(2)</sup>  | 80023       | LQFP32 | plastic low profile quad flat pack; 32 leads;<br>body width 5.0 mm | SOT401-BA2 |  |  |  |
| TDA8002G/5/C1 <sup>(3)</sup>  | 80025       | LQFP32 | plastic low profile quad flat pack; 32 leads;<br>body width 5.0 mm | SOT401-BA2 |  |  |  |
| TDA8002U/3/C1 <sup>(2)</sup>  | -           | -      | wafer                                                              | _          |  |  |  |
| TDA8002U/5/C1 <sup>(3)</sup>  | -           | -      | wafer                                                              | _          |  |  |  |

### Note

### 1. The /3 or /5 suffix indicates the voltage supervisor option.

2. The /3 version can be used with a 3 V or 5 V power supply environment (see Chapter "Functional description").

3. The /5 version can be used with a 5 V power supply environment.

## TDA8002

### **BLOCK DIAGRAM**



## TDA8002

### PINNING

| CVMDOL           |        | PIN    |        | 1/0    | DECODIDITION                                                               |
|------------------|--------|--------|--------|--------|----------------------------------------------------------------------------|
| STMBOL           | TYPE A | TYPE B | TYPE G | 1/0    | DESCRIPTION                                                                |
| XTAL1            | 1      | 1      | 30     | I/O    | crystal connection or input for external clock                             |
| XTAL2            | 2      | 2      | 31     | I/O    | crystal connection                                                         |
| I/OUC            | 3      | 3      | 32     | I/O    | data I/O line to and from microcontroller                                  |
| AUX1UC           | 4      | 4      | 1      | I/O    | auxiliary line to and from microcontroller for<br>synchronous applications |
| AUX2UC           | 5      | _      | 2      | I/O    | auxiliary line to and from microcontroller for<br>synchronous applications |
| ALARM            | _      | 5      | 3      | 0      | open drain NMOS reset for microcontroller (active LOW)                     |
| ALARM            | 6      | 6      | 4      | 0      | open drain PMOS reset for microcontroller (active HIGH)                    |
| CLKSEL           | 7      | 7      | 5      | I      | control signal for CLK (LOW = XTAL oscillator;<br>HIGH = STROBE input)     |
| CLKDIV1          | 8      | 8      | 6      | I      | control with CLKDIV2 for choosing CLK frequency                            |
| CLKDIV2          | 9      | 9      | 7      | I      | control with CLKDIV1 for choosing CLK frequency                            |
| STROBE           | 10     | 10     | 8      | I      | external clock input for synchronous applications                          |
| CLKOUT           | 11     | 11     | 9      | 0      | clock output (see Table 1)                                                 |
| DGND             | 12     | 12     | 10     | supply | digital ground                                                             |
| AGND             | 13     | 13     | 11     | supply | analog ground                                                              |
| S2               | 14     | 14     | 12     | I/O    | capacitance connection for voltage doubler                                 |
| V <sub>DDA</sub> | 15     | 15     | 13     | supply | positive supply voltage                                                    |
| S1               | 16     | 16     | 14     | I/O    | capacitance connection for voltage doubler                                 |
| VUP              | 17     | 17     | 15     | I/O    | output of voltage doubler (connect to 100 nF)                              |
| I/O              | 18     | 18     | 16     | I/O    | data I/O line to and from card                                             |
| AUX2             | 19     | —      | 17     | I/O    | auxiliary I/O line to and from card                                        |
| PRES             | 20     | 19     | 18     | I      | active LOW card presence contact                                           |
| PRES             | -      | 20     | 19     | I      | active HIGH card presence contact                                          |
| AUX1             | 21     | 21     | 20     | I/O    | auxiliary I/O line to and from card                                        |
| CLK              | 22     | 22     | 21     | 0      | clock to card (C3) (see Table 1)                                           |
| RST              | 23     | 23     | 22     | 0      | card reset (C2)                                                            |
| V <sub>CC</sub>  | 24     | 24     | 23     | 0      | supply for card (C1) (decouple with 100 nF)                                |
| CMDVCC           | 25     | 25     | 24     | I      | active LOW start activation sequence from microcontroller                  |
| RSTIN            | 26     | 26     | 25     | I      | card reset from microcontroller                                            |
| OFF              | 27     | 27     | 26     | 0      | open drain NMOS interrupt to microcontroller<br>(active LOW)               |
| MODE             | 28     | 28     | 27     | I      | operating mode selection<br>(HIGH = normal; LOW = low-power)               |
| V <sub>DDD</sub> | _      | _      | 28     | supply | positive supply voltage                                                    |
| DGND             | -      | -      | 29     | supply | digital ground                                                             |



## TDA8002

### FUNCTIONAL DESCRIPTION

#### **Power supply**

The supply pins for the chip are  $V_{DDA}$ ,  $V_{DDD}$ , AGND and DGND.  $V_{DDA}$  and  $V_{DDD}$  (i.e.  $V_{DD}$ ) should be in the range of 3.0 to 6.5 V. All card contacts remain inactive during power-up or power-down.

On power-up, the logic is reset by an internal signal. The sequencer is not activated until  $V_{DD}$  reaches  $V_{th2} + V_{hys2}$  (see Fig.5). When  $V_{DD}$  falls below  $V_{th2}$ , an automatic deactivation sequence of the contacts is performed.

### Supply voltage supervisor (V<sub>DD</sub>)

This block surveys the  $V_{DD}$  supply. A defined reset pulse of 10 ms minimum (t<sub>W</sub>) is retriggerable and is delivered on the ALARM outputs during power-up or power-down of  $V_{DD}$  (see Fig.5). This signal is also used for eliminating the spikes on card contacts during power-up or power-down.

When  $V_{DD}$  reaches  $V_{th2} + V_{hys2}$ , an internal delay is started. The ALARM outputs are active until this delay has expired. When  $V_{DD}$  falls below  $V_{th2}$ , ALARM is activated and a deactivation sequence of the contacts is performed.

For 3 V supply, the supervisor option must be chosen at 3 V. For 5 V supply, both options (3 or 5 V) may be chosen depending on the application.

### **Clock circuitry**

The TDA8002 supports both synchronous and asynchronous cards (I<sup>2</sup>C-bus memories requiring an acknowledge signal from the master are not supported). There are three methods to clock the circuitry:

- 1. apply a clock signal to pin STROBE
- 2. use of an internal RC oscillator
- 3. or use of a quartz oscillator which should be connected between pins XTAL1 and XTAL2.

When CLKSEL is HIGH, the clock should be applied on the STROBE pin, and when CLKSEL is LOW, one of the internal oscillators is used.

When an internal clock is used, the clock output is available on pin CLKOUT. The RC oscillator is selected by making CLKDIV1 HIGH and CLKDIV2 LOW. The clock output to the card is available on pin CLK. The frequency of the card clock can be the input frequency divided by 2 or 4, STOP LOW or 1.25 MHz, depending on the states of CLKDIV1 or CLKDIV2 (see Table 1).

Do not change CLKSEL during activation. When in low-power (sleep) mode, the internal oscillator frequency which is available on pin CLKOUT is lowered to approximately 16 kHz for power-economy purposes.



| MODE               | CLKSEL | CLKDIV1 | CLKDIV2 | FREQUENCY<br>OF CLK                           | FREQUENCY<br>OF CLKOUT                       |
|--------------------|--------|---------|---------|-----------------------------------------------|----------------------------------------------|
| HIGH               | LOW    | HIGH    | LOW     | <sup>1</sup> / <sub>2</sub> f <sub>INT</sub>  | <sup>1</sup> / <sub>2</sub> f <sub>INT</sub> |
| HIGH               | LOW    | LOW     | LOW     | <sup>1</sup> / <sub>4</sub> f <sub>XTAL</sub> | f <sub>XTAL</sub>                            |
| HIGH               | LOW    | LOW     | HIGH    | <sup>1</sup> / <sub>2</sub> f <sub>XTAL</sub> | f <sub>XTAL</sub>                            |
| HIGH               | LOW    | HIGH    | HIGH    | STOP LOW                                      | f <sub>XTAL</sub>                            |
| HIGH               | HIGH   | Х       | Х       | STROBE                                        | f <sub>XTAL</sub>                            |
| LOW <sup>(2)</sup> | Х      | Х       | Х       | STOP LOW                                      | $1/2 f_{\rm INT}^{(2)}$                      |

#### Table 1 Clock circuitry definition; note 1

### Notes

- 1. X = don't care.
- 2. In low-power mode.

### I/O Circuitry

The three I/O lines are identical. The idle state is HIGH for all I/O (i.e. I/O, I/OUC, AUX1, AUX1UC, AUX2, AUX2UC). I/O is referenced to V<sub>CC</sub>, I/OUC to V<sub>DD</sub>, ensuring proper operation in case V<sub>CC</sub>  $\neq$  V<sub>DD</sub>.

The first side on which a falling edge is detected becomes a master (input). An anti-latch circuitry first disables the detection of the falling edge on the other side, which becomes slave (output).

After a delay time  $t_d$  (about 50 ns), the LOW level signal present on the master side is transferred to the slave side.

When the input returns to HIGH level, a current booster is activated at the output side during delay  $t_d$ . Now both sides return to their idle state, ready to detect another LOW level signal on any side.

In case of a conflict, both lines may remain LOW until the software enables the lines to be HIGH. The anti-latch circuitry ensures that the lines do not remain LOW if both sides return HIGH, regardless of the prior conditions. The maximum frequency on the lines is approximately 1 MHz.



## TDA8002

### Logic circuitry

After power-up, the circuit has seven possible states of operation. Figure 7 shows the sequence of these states.

IDLE MODE

After reset, the circuit enters the idle mode. A minimum number of functions in the circuit are active while waiting for the microcontroller to start a session:

- All card contacts are inactive
- I/OUC, AUX1UC and AUX2UC are high impedance
- Oscillator XTAL runs, delivering CLKOUT
- Voltage supervisor is active.

#### LOW-POWER (SLEEP) MODE

When pin MODE goes LOW, the circuit enters the low-power (sleep) mode. As long as pin MODE is LOW, no activation is possible.

If pin MODE goes LOW in the active mode, a normal deactivation sequence is performed before entering low-power mode. When pin MODE goes HIGH, the circuit enters normal operation after a delay of at least 6 ms (96 cycles of CLKOUT). During this time CLKOUT remains at 16 kHz.

- · All card contacts are inactive
- Oscillator XTAL does not run
- The V<sub>DD</sub> supervisor, ALARM output, card presence detection and OFF output remain functional
- Internal oscillator is slowed to 32 kHz, CLKOUT providing 16 kHz.

#### ACTIVE MODE

When the activation sequence is completed, the TDA8002 will be in the active mode. Data is exchanged between the card and the microcontroller via the I/O lines.



### TDA8002

### ACTIVATION SEQUENCE

From idle mode, the circuit enters the activation mode when the microcontroller sets the  $\overline{CMDVCC}$  line LOW or sets the MODE line HIGH when the  $\overline{CMDVCC}$  line is already LOW. The internal circuitry is then activated, the internal clock is activated and an activation sequence is performed. When RST is enabled, RST becomes the inverse of RSTIN.

- Step-up converter is started  $(t_1 \approx t_0)$
- $V_{CC}$  rises from 0 to 5 V ( $t_2 = t_1 + 1\frac{1}{2}T$ )
- I/O, AUX1, AUX2 are enabled and CLK is enabled (t<sub>3</sub> = t<sub>1</sub> + 4T); a special circuitry ensures that I/O remains below V<sub>CC</sub> during falling slope of V<sub>CC</sub>
- CLK is sent by setting RSTIN to HIGH (t<sub>4</sub>)
- RST is enabled (t<sub>5</sub> = t<sub>1</sub> + 7T); after t<sub>5</sub>, RSTIN has no further action on CLK, but is only controlling RST.



| CLKDIV1         | -              |                | t <sub>act</sub> |  |   |
|-----------------|----------------|----------------|------------------|--|---|
| CLKDIV2         |                |                |                  |  |   |
| CMDVCC          | t <sub>0</sub> |                |                  |  |   |
|                 | t <sub>1</sub> |                |                  |  |   |
| V <sub>CC</sub> |                | t <sub>2</sub> | ta               |  |   |
| I/O             |                | high           | - Z              |  |   |
|                 |                |                |                  |  |   |
| RSTIN           |                |                |                  |  |   |
| RST             |                |                |                  |  | Г |

|            | ◄ t <sub>act</sub> →                                    |
|------------|---------------------------------------------------------|
| OSC_INT/64 |                                                         |
| PRES, OFF  |                                                         |
|            |                                                         |
| vcc _      |                                                         |
| I/O _      | high - Z                                                |
| RSTIN      |                                                         |
| STROBE     | Ń                                                       |
| RST        |                                                         |
|            | MGE738                                                  |
|            |                                                         |
|            | Fig.10 Activation sequence for synchronous application. |

## TDA8002

**DEACTIVATION SEQUENCE** 

When a session is completed, the microcontroller sets the CMDVCC line to HIGH state or MODE line to LOW state. The circuit then executes an automatic deactivation sequence by counting the sequencer back and ends in

- CLK is stopped  $(t_{12} = t_{11} + \frac{1}{2}T)$
- I/O, AUX1, AUX2 are outputs into high-impedance state  $(t_{13} = t_{11} + T)$
- V<sub>CC</sub> falls to zero ( $t_{14} = t_{11} + 1\frac{1}{2}T$ ); a special circuitry ensures that I/O remains below V<sub>CC</sub> during falling slope of  $V_{\mbox{CC}}$
- VUP falls  $(t_{15} = t_{11} + 5T)$ .



#### idle mode.

### Preliminary specification

### TDA8002

### Fault detection

The following fault conditions are monitored by the circuit:

- Short-circuit or high current on  $\mathsf{V}_{\mathsf{CC}}$
- Removing card during transaction
- V<sub>DD</sub> dropping
- Overheating.

When any one of these faults are detected, the circuit pulls the interrupt line  $\overline{OFF}$  to its active LOW state and a deactivation sequence is initiated. After completion of the deactivation sequence,  $\overline{OFF}$  is set to HIGH when the microcontroller has reset the  $\overline{CMDVCC}$  line HIGH if the card is present. If the card is not present then  $\overline{OFF}$  remains LOW.



## TDA8002

### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134); note 1.

| SYMBOL           | PARAMETER                                                                                                                         | CONDITIONS                                | MIN. | MAX. | UNIT |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------|------|------|
| V <sub>DD</sub>  | supply voltage                                                                                                                    |                                           | -0.3 | +6.5 | V    |
| VX1              | voltage on CMOS pins:                                                                                                             |                                           | -0.3 | +6.5 | V    |
|                  | XTAL1, XTAL2, ALARM, ALARM,<br>MODE, RSTIN, CLKSEL, AUX2UC,<br>AUX1UC, CLKDIV1, CLKDIV2,<br>CLKOUT, STROBE, CMDVCC, OFF,<br>DELAY |                                           |      |      |      |
| VX2              | voltage on card contact pins                                                                                                      |                                           | -0.3 | +6.5 | V    |
| V <sub>es</sub>  | electrostatic voltage                                                                                                             |                                           |      |      |      |
|                  | on pins: I/O, RST, V <sub>CC</sub> , CLK, AUX1,<br>AUX2, PRES, PRES                                                               |                                           | -6   | +6   | kV   |
|                  | on all other pins                                                                                                                 |                                           | -2   | +2   | kV   |
| T <sub>stg</sub> | storage temperature                                                                                                               |                                           | -55  | +125 | °C   |
| P <sub>tot</sub> | continuous total power dissipation                                                                                                |                                           |      |      |      |
|                  | TDA8002T                                                                                                                          | T <sub>amb</sub> = −25 to +85 °C          | -    | 0.56 | W    |
|                  | TDA8002G                                                                                                                          | $T_{amb} = -25 \text{ to } +85 \degree C$ | -    | 0.46 | W    |
| Тј               | junction temperature                                                                                                              |                                           | -    | +150 | °C   |

### Note

1. Stress beyond these levels may cause permanent damage to the device. This is a stress rating only and functional operation of the device under this condition is not implied.

### HANDLING

Every pin withstands the ESD test according to MIL-STD-883C class 3 for card contacts, class 2 for the remaining. Method 3015 (HBM 1500  $\Omega$ , 100 pF) 3 pulses positive and 3 pulses negative on each pin referenced to ground.

#### THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air |       |      |
|                     | SOT136-1                                                | 70    | K/W  |
|                     | SOT401-1                                                | 91    | K/W  |

## TDA8002

### CHARACTERISTICS

 $V_{DD}$  = 5 V;  $T_{amb}$  = 25 °C;  $f_{XTAL}$  = 10 MHz; unless otherwise specified.

| SYMBOL                                                                         | PARAMETER                                | CONDITIONS                                                                                         | MIN. | TYP. | MAX. | UNIT |
|--------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------|
| Temperatu                                                                      | re                                       | 1                                                                                                  |      | 1    |      | 1    |
| T <sub>amb</sub>                                                               | operating ambient<br>temperature         |                                                                                                    | -25  | -    | +85  | °C   |
| Supply                                                                         |                                          |                                                                                                    |      |      |      |      |
| V <sub>DD</sub>                                                                | positive supply voltage                  |                                                                                                    | 3.0  | 5    | 6.5  | V    |
| I <sub>DD</sub>                                                                | supply current                           | low-power mode;<br>$V_{DD} = 5 V$                                                                  | -    | -    | 150  | μΑ   |
|                                                                                |                                          | idle mode; $V_{DD} = 5 V$ ;<br>f <sub>CLK</sub> = 2.5 MHz;<br>f <sub>CLKOUT</sub> = 10 MHz         | -    | -    | 5    | mA   |
|                                                                                |                                          | active mode; V <sub>DD</sub> = 5 V;<br>f <sub>CLK</sub> = 2.5 MHz;<br>f <sub>CLKOUT</sub> = 10 MHz | _    | -    | 9    | mA   |
|                                                                                |                                          | active mode; $V_{DD} = 3 V$ ;<br>$f_{CLK} = 2.5 MHz$ ;<br>$f_{CLKOUT} = 10 MHz$                    | -    | -    | 12   | mA   |
| V <sub>th2</sub> threshold voltage on V <sub>DD</sub><br>(falling) for voltage | option 5 V power supply<br>(TDA8002XX/5) | 4.3                                                                                                | 4.4  | 4.5  | V    |      |
|                                                                                | supervisor                               | option 3.3 V or 5 V power<br>supply (TDA8002XX/3)                                                  | 2.5  | -    | 2.6  | V    |
| V <sub>hys2</sub>                                                              | hysteresis on V <sub>th2</sub>           |                                                                                                    | 30   | 50   | 70   | mV   |
| CARD SUPPL                                                                     | y Voltage (V <sub>CC</sub> )             |                                                                                                    |      |      |      |      |
| V <sub>CC</sub>                                                                | output voltage                           | idle mode                                                                                          | -    | -    | 0.4  | V    |
|                                                                                |                                          | active mode; $I_{CC} < 20$ mA:<br>DC load with<br>$3 V < V_{DD} < 3.3 V$                           | 4.75 | _    | 5.25 | V    |
|                                                                                |                                          | active mode; $I_{CC} < 65$ mA:<br>DC load with<br>$3.3 \text{ V} < \text{V}_{DD} < 6.5 \text{ V}$  | 4.75 | -    | 5.25 | V    |
|                                                                                |                                          | active mode; I <sub>CC</sub> = 40 nA;<br>AC load                                                   | 4.6  | -    | 5.4  | V    |
| I <sub>CC</sub>                                                                | output current                           | from 0 to 5 V                                                                                      | -    | -    | 65   | mA   |
|                                                                                |                                          | V <sub>CC</sub> short-circuited to ground                                                          | -    | -    | 100  | mA   |
| SR                                                                             | slew rate                                | up and down; note 1                                                                                | 0.1  | 0.14 | 0.18 | V/µs |
| Crystal cor                                                                    | nnections (XTAL1 and XTAL                | 2)                                                                                                 |      |      |      |      |
| C <sub>ext</sub>                                                               | external capacitors                      | note 2                                                                                             | _    | 15   | -    | pF   |
| f <sub>XTAL</sub>                                                              | resonance frequency                      | note 3                                                                                             | 2    | -    | 24   | MHz  |

| SYMBOL                          | PARAMETER                                                      | CONDITIONS                                        | MIN.                  | TYP. | MAX.                  | UNIT |
|---------------------------------|----------------------------------------------------------------|---------------------------------------------------|-----------------------|------|-----------------------|------|
| Data lines (                    | 1/O, 1/OUC, AUX1, AUX2, AU                                     | IX1UC, AUX2UC)                                    | 4                     | ŀ    | -                     | 1    |
| V <sub>OH</sub>                 | HIGH level output voltage                                      | I <sub>OH</sub> = -20 μA                          | V <sub>CC</sub> - 0.5 | -    | V <sub>CC</sub> + 0.1 | V    |
|                                 | on I/O                                                         | I <sub>OH</sub> = -100 μA                         | 3.5                   | _    | _                     | V    |
| V <sub>OL</sub>                 | LOW level output voltage on I/O                                | $I_{I/O} = 1 \text{ mA}$                          | -                     | -    | 300                   | mV   |
| V <sub>OH</sub>                 | HIGH level output voltage<br>on I/OUC                          | I <sub>OH</sub> = -20 μA                          | V <sub>DD</sub> - 0.5 | -    | V <sub>DD</sub> + 0.2 | V    |
| V <sub>OL</sub>                 | LOW level output voltage<br>on I/OUC                           | $I_{I/OUC} = 1 \text{ mA}$                        | -                     | -    | 300                   | mV   |
| V <sub>IH</sub>                 | HIGH level output voltage on I/O                               |                                                   | 0.65V <sub>CC</sub>   | -    | V <sub>CC</sub>       | V    |
| V <sub>IL</sub>                 | LOW level input voltage on I/O                                 |                                                   | 0                     | -    | 1.5                   | V    |
| V <sub>IH</sub>                 | HIGH level input voltage on I/OUC                              | option 5 V power supply<br>(TDA8002XX/5)          | 3.5                   | -    | V <sub>DD</sub>       | V    |
|                                 |                                                                | option 3.3 V or 5 V power<br>supply (TDA8002XX/3) | 2.2                   | -    | V <sub>DD</sub>       | V    |
| V <sub>IL</sub>                 | LOW level input voltage on I/OUC                               | option 5 V power supply<br>(TDA8002XX/5)          | 0                     | -    | 1.5                   | V    |
|                                 |                                                                | option 3.3 V or 5 V power<br>supply (TDA8002XX/3) | 0                     | -    | 0.8                   | V    |
| V <sub>I/O(idle)</sub>          | voltage on I/O outside a session                               | idle mode                                         | -                     | -    | 0.4                   | V    |
| Z <sub>I/OUC(idle)</sub>        | impedance on I/OUC outside a session                           | idle mode                                         | 10                    | -    | -                     | MΩ   |
| R <sub>pu</sub>                 | internal pull-up resistance<br>between I/O and V <sub>CC</sub> |                                                   | 8                     | 10   | 12                    | kΩ   |
| I <sub>edge</sub>               | current from I/O when active pull-up is active                 |                                                   | _                     | 1    | -                     | mA   |
| t <sub>edge</sub>               | delay between falling edge<br>on I/O and I/OUC                 |                                                   | -                     | 100  | _                     | ns   |
|                                 | delay between falling edge<br>on I/OUC and I/O                 |                                                   | -                     | 100  | -                     | ns   |
| IIL                             | LOW level current on I/O                                       | $V_{IL} = 0.4 V$                                  | -                     | _    | -600                  | μA   |
| I <sub>IH</sub>                 | HIGH level current on I/O                                      | $V_{IH} = V_{CC}$                                 | -                     | -    | 10                    | μA   |
| t <sub>r</sub> , t <sub>f</sub> | rise and fall times                                            | $C_i = C_o = 30 \text{ pF}$                       | -                     | -    | 0.5                   | μs   |
| ALARM, AL                       | ARM, OFF (open-drain out                                       | outs) when connected                              |                       |      |                       |      |
| I <sub>OH</sub>                 | HIGH level output current<br>on pin ALARM                      | V <sub>OH</sub> = 5 V                             | -                     | -    | 5                     | μA   |
| V <sub>OL</sub>                 | LOW level output voltage on pin ALARM                          | I <sub>OL</sub> = 2 mA                            | -                     | -    | 0.4                   | V    |
| I <sub>OH</sub>                 | HIGH level output current on pin OFF                           | V <sub>OH</sub> = 5 V                             | -                     | _    | 5                     | μA   |

| SYMBOL                          | PARAMETER                                 | CONDITIONS                                        | MIN.                  | TYP. | MAX.            | UNIT |
|---------------------------------|-------------------------------------------|---------------------------------------------------|-----------------------|------|-----------------|------|
| V <sub>OL</sub>                 | LOW level output voltage on pin OFF       | I <sub>OL</sub> = 2 mA                            | _                     | -    | 0.4             | V    |
| I <sub>OL</sub>                 | LOW level output current<br>on pin ALARM  | V <sub>OL</sub> = 0 V                             | _                     | _    | -5              | μA   |
| V <sub>OH</sub>                 | HIGH level output voltage<br>on pin ALARM | $I_{OH} = -2 \text{ mA}$                          | V <sub>DD</sub> - 1   | -    | -               | V    |
| t <sub>W</sub>                  | ALARM pulse width                         |                                                   | 7                     | -    | 12              | ms   |
| Clock outp                      | ut (CLKOUT) (powered from                 | ו V <sub>DD</sub> )                               |                       |      |                 |      |
| fci конт                        | frequency on CLKOUT                       |                                                   | 0                     | -    | 20              | MHz  |
| CERCOT                          |                                           | LOW power                                         | _                     | 16   | _               | kHz  |
| V <sub>OL</sub>                 | LOW level output voltage                  | $I_{OL} = 1 \text{ mA}$                           | 0                     | -    | 0.5             | V    |
| V <sub>OH</sub>                 | HIGH level output voltage                 | I <sub>OH</sub> = -1 mA                           | V <sub>DD</sub> – 0.5 | -    | -               | V    |
| t <sub>r</sub> , t <sub>f</sub> | rise and fall times                       | $C_L = 15 \text{ pF}; \text{ notes 4 and 5}$      | -                     | -    | 8               | ns   |
| δ                               | duty factor                               | C <sub>L</sub> = 15 pF; note 4                    | 40                    | -    | 60              | %    |
| Internal os                     | cillator                                  |                                                   |                       | •    |                 |      |
| f <sub>INT</sub>                | frequency of internal                     | active mode                                       | 2                     | -    | 3               | MHz  |
|                                 | oscillator                                | low-power mode                                    | -                     | 32   | _               | kHz  |
| Reset outp                      | ut to the card (RST)                      |                                                   | -                     | 1    |                 |      |
| V <sub>O(idle)</sub>            | output voltage                            | idle mode                                         | 0                     | -    | 0.3             | V    |
| t <sub>rst</sub>                | delay between RSTIN and RST               | RST enabled                                       | -                     | _    | 100             | ns   |
| V <sub>OL</sub>                 | LOW level output voltage                  | I <sub>OL</sub> = 200 μA                          | 0                     | -    | 0.3             | V    |
| V <sub>OH</sub>                 | HIGH level output voltage                 | I <sub>OH</sub> = -200 μA                         | 4.3                   | -    | V <sub>CC</sub> | V    |
|                                 |                                           | I <sub>OH</sub> = -50 μA                          | V <sub>CC</sub> – 0.5 | -    | V <sub>CC</sub> | V    |
| Clock outp                      | ut to the card (CLK)                      |                                                   |                       |      |                 |      |
| V <sub>O(idle)</sub>            | output voltage                            | idle mode                                         | 0                     | -    | 0.3             | V    |
| V <sub>OL</sub>                 | LOW level output voltage                  | I <sub>OL</sub> = 200 μA                          | 0                     | -    | 0.3             | V    |
| V <sub>OH</sub>                 | HIGH level output voltage                 | I <sub>OH</sub> = -50 μA                          | V <sub>CC</sub> – 0.5 | -    | V <sub>CC</sub> | V    |
| t <sub>r</sub>                  | rise time                                 | C <sub>L</sub> = 30 pF; note 4                    | -                     | -    | 8               | ns   |
| t <sub>f</sub>                  | fall time                                 | C <sub>L</sub> = 30 pF; note 4                    | _                     | -    | 8               | ns   |
| δ                               | duty factor                               | C <sub>L</sub> = 30 pF; note 4                    | 45                    | -    | 55              | %    |
| SR                              | slew rate (rise and fall)                 |                                                   | 0.2                   | -    | _               | V/ns |
| Strobe inpu                     | ut (STROBE)                               |                                                   |                       |      |                 |      |
| f <sub>STROBE</sub>             | frequency on STROBE                       |                                                   | 0                     | -    | 20              | MHz  |
| V <sub>IL</sub>                 | LOW level input voltage                   | option 5 V power supply<br>(TDA8002XX/5)          | 0                     | -    | 1.5             | V    |
|                                 |                                           | option 3.3 V or 5 V power<br>supply (TDA8002XX/3) | 0                     | -    | 0.8             | V    |

## TDA8002

| SYMBOL                | PARAMETER                                       | CONDITIONS                                        | MIN.     | TYP.         | MAX.            | UNIT |
|-----------------------|-------------------------------------------------|---------------------------------------------------|----------|--------------|-----------------|------|
| V <sub>IH</sub>       | HIGH level input voltage                        | option 5 V power supply<br>(TDA8002XX/5)          | 3.5      | -            | V <sub>DD</sub> | V    |
|                       |                                                 | option 3.3 V or 5 V power<br>supply (TDA8002XX/3) | 2.2      | -            | V <sub>DD</sub> | V    |
| Logic input           | ts (CLKSEL, CLKDIV1, CLKI                       | DIV2, PRES, PRES, MODE,                           | CMDVCC a | nd RSTIN); r | note 6          |      |
| V <sub>IL</sub>       | LOW level input voltage                         | option 5 V power supply<br>(TDA8002XX/5)          | 0        | -            | 1.5             | V    |
|                       |                                                 | option 3.3 V or 5 V power<br>supply (TDA8002XX/3) | 0        | -            | 0.8             | V    |
| V <sub>IH</sub>       | HIGH level input voltage                        | option 5 V power supply<br>(TDA8002XX/5)          | 3.5      | -            | V <sub>DD</sub> | V    |
|                       |                                                 | option 3.3 V or 5 V power<br>supply (TDA8002XX/3) | 2.2      | -            | V <sub>DD</sub> | V    |
| I <sub>IL(PRES)</sub> | LOW level input voltage on pin PRES             | V <sub>OL</sub> = 0 V                             | -        | -            | -10             | μA   |
| I <sub>IH(PRES)</sub> | HIGH level input voltage on pin PRES            |                                                   | -        | -            | 10              | μA   |
| Protections           | 3                                               |                                                   |          |              |                 | •    |
| T <sub>sd</sub>       | shut-down local<br>temperature                  |                                                   | -        | 135          | _               | °C   |
| I <sub>CC(sd)</sub>   | shut-down current at V <sub>CC</sub>            |                                                   | _        | -            | 90              | mA   |
| Timing                |                                                 |                                                   |          |              |                 |      |
| t <sub>act</sub>      | activation sequence<br>duration                 | see Fig.9; guaranteed by design                   | -        | 180          | 220             | μs   |
| t <sub>de</sub>       | deactivation sequence<br>duration               | see Fig.11; guaranteed by design                  | 60       | 80           | 100             | μs   |
| t <sub>3</sub>        | start of the window for sending CLK to the card |                                                   | -        | -            | 130             | μs   |
| t <sub>5</sub>        | end of the window for sending CLK to the card   |                                                   | 150      | -            | -               | μs   |

#### Notes

- 1. The tests for dynamic response of  $V_{CC}$  are done at 1 Hz, 10 kHz, 100 kHz and 1 MHz, with a capacitive load of 100 nF.
- 2. It may be necessary to put capacitors from XTAL1 and XTAL2 to ground depending on the choice of crystal or resonator.
- 3. When the oscillator is stopped in mode 1, XTAL1 is set to HIGH.
- 4. The transition time and duty cycle definitions are shown in Fig.13;  $\delta = \frac{t_1}{t_1 + t_2}$ .
- 5. CLKOUT transition time and duty cycle do not need to be tested.
- 6. PRES and CMDVCC are active LOW; RSTIN and PRES are active HIGH.

## TDA8002



### **APPLICATION INFORMATION**



## TDA8002

### **PACKAGE OUTLINES**



### SO28: plastic small outline package; 28 leads; body width 7.5 mm

SOT136-1

075E06

MS-013AE

 $\bigcirc$ 



### TDA8002

### SOLDERING

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

#### **Reflow soldering**

Reflow soldering techniques are suitable for all LQFP and SO packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

#### Wave soldering

#### LQFP

Wave soldering is **not** recommended for LQFP packages. This is because of the likelihood of solder bridging due to closely-spaced leads and the possibility of incomplete solder penetration in multi-lead devices.

# If wave soldering cannot be avoided, the following conditions must be observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The footprint must be at an angle of 45° to the board direction and must incorporate solder thieves downstream and at the side corners.

Even with these conditions, do not consider wave soldering LQFP packages LQFP48 (SOT313-2), LQFP64 (SOT314-2) or LQFP80 (SOT315-1).

#### SO

Wave soldering techniques can be used for all SO packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream end.

#### METHOD (LQFP AND SO)

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### **Repairing soldered joints**

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

TDA8002

### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |
| Application information                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                       |

### Where application information is given, it is advisory and does not form part of the specification.

### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.