### INTEGRATED CIRCUITS

## DATA SHEET

## TDA1310A Stereo Continuous Calibration DAC (CC-DAC)

Preliminary specification Supersedes data of TDA1310; TDA1310T July 1993 File under Integrated Circuits, IC01 May 1994

## **Philips Semiconductors**



**PHILIPS** 

**TDA1310A** 

#### **FEATURES**

- Space saving package DIL8 or SO8
- · Low power consumption
- Wide dynamic range (16-bit resolution)
- · Continuous Calibration (CC) concept
- Easy application:
  - Single 3 to 5 V supply rail
  - Output current and bias current are proportional to the supply voltage
- Fast settling time permits 2x, 4x and 8x oversampling (serial input) or double speed operation at 4x oversampling
- Internal bias current ensures maximum dynamic range
- Wide operating temperature range (-40 t +85 °C)
- Compatible with most current Japanese input formats:
  - Time multiplexed
  - Two's complement
  - TTL
- No zero-crossing distortion.

#### **GENERAL DESCRIPTION**

The TDA1310A is a device of a new generation of Digital-to-Analog Converters (DACs) which embodies the innovative technique of Continuous Calibration. The largest bit-currents are repeatedly generated by one single current reference source. This duplication is based upon an internal charge storage principle having an accuracy insensitive to ageing, temperature and process variations.

The TDA1310A is fabricated in a 1.0 µm CMOS process and features an extremely low power dissipation, small package size and easy application. Furthermore, the accuracy of the intrinsic high coarse-current combined with the implemented symmetrical offset decoding method precludes zero-crossing distortion and ensures high quality audio reproduction. Therefore, the CC-DAC is eminently suitable for use in (portable) digital audio equipment.

#### **ORDERING INFORMATION**

| TYPE NUMBER  | PACKAGE |              |          |         |  |  |
|--------------|---------|--------------|----------|---------|--|--|
| I TPE NUMBER | PINS    | PIN POSITION | MATERIAL | CODE    |  |  |
| TDA1310A     | 8       | DIL8         | plastic  | SOT97DE |  |  |
| TDA1310AT    | 8       | SO8          | plastic  | SOT96AG |  |  |

# Stereo Continuous Calibration DAC (CC-DAC)

TDA1310A

#### **QUICK REFERENCE DATA**

| SYMBOL           | PARAMETER                                                                                 | CONDITIONS                                                                                                   | MIN.     | TYP.                    | MAX. | UNIT    |
|------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------|-------------------------|------|---------|
| $V_{DD}$         | supply voltage                                                                            |                                                                                                              | 3        | 5.0                     | 5.5  | V       |
| I <sub>DD</sub>  | supply current                                                                            | V <sub>DD</sub> = 5 V at code 0000H                                                                          | _        | 3.0                     | 4.0  | mA      |
| I <sub>FS</sub>  | full scale output current                                                                 | V <sub>DD</sub> = 5 V                                                                                        | 0.9      | 1.0                     | 1.1  | mA      |
|                  |                                                                                           | $V_{DD} = 3 V$                                                                                               | _        | 0.6                     | _    | mA      |
| (THD+N)/S        | total harmonic distortion                                                                 | at 0 dB signal level                                                                                         | _        | -65                     | -61  | dB      |
|                  | plus noise-to-signal ratio                                                                |                                                                                                              | _        | 0.05                    | 0.08 | %       |
|                  |                                                                                           | at –60 dB signal level                                                                                       |          | -30                     | -24  | dB      |
|                  |                                                                                           |                                                                                                              | _        | 3                       | 6    | %       |
|                  |                                                                                           | at –60 dB signal level;                                                                                      | <u> </u> | -33                     | _    | dB      |
|                  |                                                                                           | A-weighted                                                                                                   | _        | 2.2                     | _    | %       |
|                  |                                                                                           | at $-60$ dB signal level;<br>A-weighted;<br>R3 = R4 = 11 k $\Omega$ ;<br>(see Fig.1); I <sub>FS</sub> = 2 mA | -        | 1.7                     | -    | %       |
| S/N              | signal-to-noise ratio at                                                                  | A-weighted at code 0000H                                                                                     | 86       | 92                      | _    | dB      |
|                  | bipolar zero                                                                              | A-weighted; $I_{FS} = 2 \text{ mA}$ ;<br>R3 = R4 = 11 k $\Omega$ ; see Fig.1                                 | _        | 95                      | _    | dB      |
| t <sub>CS</sub>  | current settling time to ±1 LSB                                                           |                                                                                                              | -        | 0.2                     | _    | μs      |
| BR               | input bit rate at data input                                                              |                                                                                                              | _        | _                       | 18.4 | Mbits/s |
| f <sub>clk</sub> | clock frequency at clock input BCK                                                        |                                                                                                              | -        | _                       | 18.4 | MHz     |
| TC <sub>FS</sub> | full scale temperature coefficient at analog outputs (I <sub>OL</sub> ; I <sub>OR</sub> ) |                                                                                                              | -        | ±400 × 10 <sup>-6</sup> | _    |         |
| T <sub>amb</sub> | operating ambient temperature                                                             |                                                                                                              | -40      | -                       | +85  | °C      |
| P <sub>tot</sub> | total power dissipation                                                                   | V <sub>DD</sub> = 5 V at code 0000H                                                                          | _        | 15                      | 20   | mW      |
|                  |                                                                                           | V <sub>DD</sub> = 3 V at code 0000H                                                                          | _        | 6.0                     | _    | mW      |

4

Philips Semiconductors

TDA1310A

# **BLOCK DIAGRAM**



#### **TDA1310A**

#### **PINNING**

| SYMBOL           | PIN | DESCRIPTION          |  |
|------------------|-----|----------------------|--|
| BCK              | 1   | bit clock input      |  |
| WS               | 2   | word select input    |  |
| DATA             | 3   | data input           |  |
| GND              | 4   | ground               |  |
| $V_{DD}$         | 5   | supply voltage       |  |
| I <sub>OL</sub>  | 6   | left channel output  |  |
| I <sub>ref</sub> | 7   | reference input      |  |
| I <sub>OR</sub>  | 8   | right channel output |  |

#### **FUNCTIONAL DESCRIPTION**

The basic operation of the continuous calibration DAC is illustrated in Fig.3. The figure shows the calibration and operation cycle. During calibration of the MOS current source (Fig.3a) transistor M1 is connected as a diode by applying a reference current. The voltage  $V_{gs}$  on the intrinsic gate-source capacitance  $C_{gs}$  of M1 is then determined by the transistor characteristics. After calibration of the drain current to the reference value  $I_{ref}$ , the switch S1 is opened and S2 is switched to the other position (Fig.3b). The gate-to-source voltage  $V_{gs}$  of M1 is not changed because the charge on  $C_{gs}$  is preserved. Therefore, the drain current of M1 will still be equal to  $I_{ref}$  and this exact duplicate of  $I_{ref}$  is now available at the OUT terminal.

The 32 current sources and the spare current source of the TDA1310A are continuously calibrated (see Fig.1). The spare current source is included to allow continuous converter operation. The output of one calibrated source is connected to an 11-bit binary current divider consisting of 2048 transistors. A symmetrical offset decoding principle is incorporated and arranges the bit switching in such a way that the zero-crossing is performed only by switching the LSB currents.

The TDA1310A (CC-DAC) accepts serial input data formats of 16-bit word length. Left and right data words are time multiplexed. The most significant bit (bit 1) must always be first. The input data format is shown in Figs 4 and 5.

With a HIGH level on the word select input (WS), data is placed in the left input register, with a LOW level on the WS input, data is placed in the right input register (see Fig.1). The data in the input registers are simultaneously latched in the output registers which control the bit switches.



An internal bias current  $I_{bias}$  is added to the full scale output current  $I_{FS}$  in order to achieve the maximum dynamic range at the outputs OP1 and OP2 in Fig.1.

The reference input current  $I_{ref}$  controls with gain  $G_{FS}$ , the current  $I_{FS}$  which is a sink current and with gain  $G_{bias}$  the  $I_{bias}$  which is a source current<sup>(1)</sup>.

The current  $I_{ref}$  is proportional to  $V_{DD}$  so the  $I_{FS}$  and the  $I_{bias}$  will be proportional to  $V_{DD}$  as well<sup>(2)</sup> because  $G_{FS}$  and  $G_{bias}$  are constant.

The reference voltage  $V_{ref}$  in Fig.1 is  $^2/_3V_{DD}$ . In this way maximum dynamic range is achieved over the entire power supply voltage range.

The tolerance of the reference input current in Fig.1 depends on the tolerance of the resistors R3, R4 and  $R_{\rm ref}^{(3)}$ .

$$(2) \quad \frac{V_{DD1}}{V_{DD2}} = \frac{I_{FS1}}{I_{FS2}} = \frac{I_{bias1}}{I_{bias2}}$$

5

(3) 
$$\Delta I_{ref} = I_{ref} - \frac{V_{DD}}{R3 + \Delta R3 + R4 + \Delta R4 + R_{ref} + \Delta R_{ref}}$$

May 1994

<sup>(1)</sup>  $I_{FS} = G_{FS} x I_{ref}$  and  $I_{bias} = G_{bias} x I_{ref}$ 

## Stereo Continuous Calibration DAC (CC-DAC)

**TDA1310A** 

#### **Calibration principle**



#### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL            | PARAMETER                     | CONDITIONS | MIN.       | MAX.  | UNIT |
|-------------------|-------------------------------|------------|------------|-------|------|
| $V_{DD}$          | supply voltage                |            | _          | 6     | V    |
| T <sub>stg</sub>  | storage temperature           |            | <b>-55</b> | +150  | °C   |
| T <sub>xtal</sub> | maximum crystal temperature   |            | _          | +150  | °C   |
| T <sub>amb</sub>  | operating ambient temperature |            | -40        | +85   | °C   |
| V <sub>es</sub>   | electrostatic handling        | note 1     | -2000      | +2000 | V    |
|                   |                               | note 2     | -200       | +200  | V    |

#### Notes

- 1. Human body model; C = 100 pF; R = 1500  $\Omega$ ; 3 zaps positive and negative.
- 2. Machine model; C = 200 pF; L = 0.5  $\mu$ H; R = 10  $\Omega$ ; 3 zaps positive and negative.

#### THERMAL CHARACTERISTICS

| SYMBOL              | PARAMETER                                               | VALUE | UNIT |
|---------------------|---------------------------------------------------------|-------|------|
| R <sub>th j-a</sub> | thermal resistance from junction to ambient in free air |       |      |
|                     | DIL8                                                    | 100   | K/W  |
|                     | SO8                                                     | 210   | K/W  |

## Stereo Continuous Calibration DAC (CC-DAC)

TDA1310A

#### **CHARACTERISTICS**

 $V_{DD}$  = 5 V;  $T_{amb}$  = 25 °C; measured in Fig.1; unless otherwise specified.

| SYMBOL              | PARAMETER                                                 | CONDITIONS           | MIN. | TYP.                    | MAX.                | UNIT    |
|---------------------|-----------------------------------------------------------|----------------------|------|-------------------------|---------------------|---------|
| Supply              |                                                           |                      | •    |                         | •                   | •       |
| $V_{DD}$            | supply voltage                                            |                      | 3.0  | 5.0                     | 5.5                 | V       |
| I <sub>DD</sub>     | supply current                                            | at code 0000H        | _    | 3.0                     | 4.0                 | mA      |
| SVRR                | supply voltage ripple rejection                           | note 1               | _    | 30                      | _                   | dB      |
| Digital inpu        | ts; pins WS, BCK and DATA                                 |                      |      |                         |                     |         |
| I <sub>IL</sub>     | input leakage current LOW                                 | V <sub>I</sub> = 0 V | _    | _                       | 10                  | μΑ      |
| l <sub>iH</sub>     | input leakage current HIGH                                | V <sub>I</sub> = 5 V | _    | _                       | 10                  | μΑ      |
| f <sub>clk</sub>    | clock frequency                                           |                      | _    | _                       | 18.4                | MHz     |
| BR                  | bit rate data input                                       |                      | _    | _                       | 18.4                | Mbits/s |
| f <sub>WS</sub>     | word select input frequency                               |                      | _    | _                       | 384                 | kHz     |
| Timing (see         | Fig.4)                                                    | •                    |      |                         |                     | •       |
| t <sub>r</sub>      | rise time                                                 |                      | _    | _                       | 12                  | ns      |
| t <sub>f</sub>      | fall time                                                 |                      | _    | _                       | 12                  | ns      |
| t <sub>CY</sub>     | bit clock cycle time                                      |                      | 54   | _                       | _                   | ns      |
| t <sub>BCKH</sub>   | bit clock pulse width HIGH                                |                      | 15   | _                       | _                   | ns      |
| t <sub>BCKL</sub>   | bit clock pulse width LOW                                 |                      | 15   | _                       | _                   | ns      |
| t <sub>SU;DAT</sub> | data set-up time                                          |                      | 12   | _                       | _                   | ns      |
| t <sub>HD:DAT</sub> | data hold time to bit clock                               |                      | 2    | _                       | _                   | ns      |
| t <sub>HD:WS</sub>  | word select hold time                                     |                      | 2    | _                       | _                   | ns      |
| t <sub>SU;WS</sub>  | word select set-up time                                   |                      | 12   | _                       | _                   | ns      |
| Analog inpu         | ut; pin I <sub>ref</sub>                                  |                      |      |                         |                     |         |
| R <sub>ref</sub>    | reference resistor                                        | see Fig.1            | 7.4  | 11.0                    | 14.6                | kΩ      |
| Analog out          | puts; pins I <sub>OL</sub> and I <sub>OR</sub>            |                      |      |                         |                     |         |
| RES                 | resolution                                                |                      | _    | _                       | 16                  | bits    |
| V <sub>DCC</sub>    | DC output voltage compliance                              |                      | 2.0  | _                       | V <sub>DD</sub> – 1 | V       |
| I <sub>FS</sub>     | full-scale current                                        |                      | 0.9  | 1.0                     | 1.1                 | mA      |
| TC <sub>FS</sub>    | full-scale temperature coefficient                        |                      | -    | ±400 × 10 <sup>-6</sup> | -                   |         |
| I <sub>bias</sub>   | bias current                                              |                      | 643  | 714                     | 785                 | μΑ      |
| G <sub>FS</sub>     | reference input current to full scale output current gain |                      | 11.9 | 13.2                    | 14.5                |         |
| G <sub>bias</sub>   | reference input current to bias current gain              |                      | 8.48 | 9.42                    | 10.36               |         |

# Stereo Continuous Calibration DAC (CC-DAC)

**TDA1310A** 

| SYMBOL                | PARAMETER                                                      | CONDITIONS                                                                                                         | MIN. | TYP. | MAX.            | UNIT |
|-----------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|------|-----------------|------|
| (THD+N)/S             | total harmonic distortion plus noise-to-signal ratio           | at 0 dB signal level;                                                                                              | _    | -65  | <del>-</del> 61 | dB   |
|                       |                                                                | note 2                                                                                                             | _    | 0.05 | 0.08            | %    |
|                       |                                                                | at -60 dB signal level;                                                                                            | _    | -30  | -24             | dB   |
|                       |                                                                | note 2                                                                                                             | _    | 3    | 6               | %    |
|                       |                                                                | at -60 dB signal level;                                                                                            | _    | -33  | _               | dB   |
|                       |                                                                | A-weighted; note 2                                                                                                 | _    | 2.2  | _               | %    |
|                       |                                                                | at $-60$ dB signal level;<br>A-weighted; note 2;<br>R3 = R4 = 11 k $\Omega$ ;<br>see Fig.1; I <sub>FS</sub> = 2 mA | -    | 1.7  | _               | %    |
|                       |                                                                | at 0 dB signal level;                                                                                              | _    | -65  | <b>–61</b>      | dB   |
|                       |                                                                | f = 20 Hz to 20 kHz                                                                                                | _    | 0.05 | 0.08            | %    |
| t <sub>cs</sub>       | current settling time to ±1 LSB                                |                                                                                                                    | _    | 0.2  | _               | μs   |
| $\alpha_{	extsf{cs}}$ | channel separation                                             |                                                                                                                    | 86   | 95   | _               | dB   |
| Δl <sub>O</sub>       | unbalance between outputs I <sub>OL</sub> and I <sub>OR</sub>  | note 1                                                                                                             | _    | 0.2  | 0.3             | dB   |
| t <sub>d</sub>        | time delay between outputs I <sub>OL</sub> and I <sub>OR</sub> |                                                                                                                    | _    | ±0.2 | _               | μs   |
| S/N                   | signal-to-noise ratio at bipolar zero                          | A-weighted at code<br>0000H                                                                                        | 86   | 92   | _               | dB   |
|                       |                                                                | A-weighted; $I_{FS} = 2$ mA;<br>R3 = R4 = 11 k $\Omega$ ;<br>see Fig.1                                             | _    | 95   | _               | dB   |

#### Notes

- 1.  $V_{ripple} = 1\%$  of supply voltage;  $f_{ripple} = 100$  Hz.
- 2. Measured with 1 kHz sine wave generated at sampling rate of 192 kHz.

**TDA1310A** 





## Stereo Continuous Calibration DAC (CC-DAC)

**TDA1310A** 

#### **APPLICATION INFORMATION**

**Remark**: the graphs are constructed from average measurement values of a small amount of engineering samples, therefore **no** guarantee for typical values is implied.



Measured with a 1 kHz sinewave generated at a sample frequency ( $f_s$ ) = 192 kHz.

- (1) Measured within the specified operation supply voltage range (3 to 5.5 V).
- (2) Measured outside the specified operating supply voltage range (2 to 3 V and 5.5 to 6 V).

Fig.6 Total harmonic distortion as a function of supply voltage (4f<sub>s</sub>).



of signal level (4f<sub>s</sub>).

May 1994 10

# Stereo Continuous Calibration DAC (CC-DAC)

**TDA1310A** 



**TDA1310A** 

#### **PACKAGE OUTLINES**



TDA1310A



## Stereo Continuous Calibration DAC (CC-DAC)

**TDA1310A** 

#### **SOLDERING**

#### Plastic dual in-line packages

BY DIP OR WAVE

The maximum permissible temperature of the solder is  $260 \, ^{\circ}\text{C}$ ; this temperature must not be in contact with the joint for more than 5 s. The total contact time of successive solder waves must not exceed 5 s.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### REPAIRING SOLDERED JOINTS

Apply a low voltage soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below 300  $^{\circ}$ C, it must not be in contact for more than 10 s; if between 300 and 400  $^{\circ}$ C, for not more than 5 s.

#### Plastic small-outline packages

BY WAVE

During placement and before soldering, the component must be fixed with a droplet of adhesive. After curing the adhesive, the component can be soldered. The adhesive can be applied by screen printing, pin transfer or syringe dispensing.

Maximum permissible solder temperature is 260  $^{\circ}$ C, and maximum duration of package immersion in solder bath is 10 s, if allowed to cool to less than 150  $^{\circ}$ C within 6 s. Typical dwell time is 4 s at 250  $^{\circ}$ C.

A modified wave soldering technique is recommended using two solder waves (dual-wave), in which a turbulent wave with high upward pressure is followed by a smooth laminar wave. Using a mildly-activated flux eliminates the need for removal of corrosive residues in most applications.

#### BY SOLDER PASTE REFLOW

Reflow soldering requires the solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the substrate by screen printing, stencilling or pressure-syringe dispensing before device placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt, infrared, and vapour-phase reflow. Dwell times vary between 50 and 300 s according to method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 min at 45 °C.

REPAIRING SOLDERED JOINTS (BY HAND-HELD SOLDERING IRON OR PULSE-HEATED SOLDER TOOL)

Fix the component by first soldering two, diagonally opposite, end pins. Apply the heating tool to the flat part of the pin only. Contact time must be limited to 10 s at up to 300 °C. When using proper tools, all other pins can be soldered in one operation within 2 to 5 s at between 270 and 320 °C. (Pulse-heated soldering is not recommended for SO packages.)

For pulse-heated solder tool (resistance) soldering of VSO packages, solder is applied to the substrate by dipping or by an extra thick tin/lead plating before package placement.

## Stereo Continuous Calibration DAC (CC-DAC)

**TDA1310A** 

#### **DEFINITIONS**

| Data sheet status         |                                                                                       |
|---------------------------|---------------------------------------------------------------------------------------|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |
| Limiting values           |                                                                                       |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

## Philips Semiconductors – a worldwide company

**Argentina:** IEROD, Av. Juramento 1992 - 14.b, (1428) BUENOS AIRES, Tel. (541)786 7633, Fax. (541)786 9367

Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, Tel. (02)805 4455, Fax. (02)805 4466

Austria: Triester Str. 64, A-1101 WIEN, P.O. Box 213,

Tel. (01)60 101-1236, Fax. (01)60 101-1211

**Belgium:** Postbus 90050, 5600 PB EINDHOVEN, The Netherlands, Tel. (31)40 783 749, Fax. (31)40 788 399

Brazil: Rua do Rocio 220 - 5th floor, Suite 51, CEP: 04552-903-SÃO PAULO-SP, Brazil. P.O. Box 7383 (01064-970).

Tel. (011)821-2327, Fax. (011)829-1849

Canada: INTEGRATED CIRCUITS:

Tel. (800)234-7381, Fax. (708)296-8556 DISCRETE SEMICONDUCTORS: 601 Milner Ave, SCARBOROUGH, ONTARIO, M1B 1M8,

Tel. (0416)292 5161 ext. 2336, Fax. (0416)292 4477

Chile: Av. Santa Maria 0760, SANTIAGO, Tel. (02)773 816, Fax. (02)777 6730

Colombia: IPRELENSO LTDA, Carrera 21 No. 56-17, 77621 BOGOTA, Tel. (571)249 7624/(571)217 4609, Fax. (571)217 4549

Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. (032)88 2636, Fax. (031)57 1949

Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. (9)0-50261, Fax. (9)0-520971

France: 4 Rue du Port-aux-Vins, BP317, 92156 SURESNES Cedex,

Tel. (01)4099 6161, Fax. (01)4099 6427

Germany: PHILIPS COMPONENTS UB der Philips G.m.b.H., P.O. Box 10 63 23, 20043 HAMBURG, Tel. (040)3296-0, Fax. (040)3296 213.

Greece: No. 15, 25th March Street, GR 17778 TAVROS,

Tel. (01)4894 339/4894 911, Fax. (01)4814 240

Hong Kong: PHILIPS HONG KONG Ltd., Components Div., 6/F Philips Ind. Bldg., 24-28 Kung Yip St., KWAI CHUNG, N.T., Tel. (852)424 5121, Fax. (852)428 6729

India: Philips INDIA Ltd, Components Dept,

Shivsagar Estate, A Block

Dr. Annie Besant Rd. Worli, Bombay 400 018 Tel. (022)4938 541, Fax. (022)4938 722

Indonesia: Philips House, Jalan H.R. Rasuna Said Kav. 3-4, P.O. Box 4252, JAKARTA 12950, Tel. (021)5201 122, Fax. (021)5205 189

Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. (01)640 000, Fax. (01)640 200

Italy: PHILIPS COMPONENTS S.r.I. Viale F. Testi, 327, 20162 MILANO Tel. (02)6752.3302, Fax. (02)6752 3300.

Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. (03)3740 5028, Fax. (03)3740 0580

Korea: (Republic of) Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. (02)794-5011, Fax. (02)798-8022

Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA. SELANGOR, Tel. (03)750 5214, Fax. (03)757 4880

Mexico: Philips Components, 5900 Gateway East, Suite 200, EL PASO, TX 79905, Tel. 9-5(800)234-7381, Fax. (708)296-8556

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB Tel. (040)783749, Fax. (040)788399

New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. (09)849-4160, Fax. (09)849-7811

Norway: Box 1, Manglerud 0612, OSLO, Tel. (022)74 8000, Fax. (022)74 8341

Pakistan: Philips Electrical Industries of Pakistan Ltd., Exchange Bldg. ST-2/A, Block 9, KDA Scheme 5, Clifton, KARACHI 75600, Tel. (021)587 4641-49, Fax. (021)577035/5874546.

Philippines: PHILIPS SEMICONDUCTORS PHILIPPINES Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. (02)810 0161, Fax. (02)817 3474

Portugal: PHILIPS PORTUGUESA, S.A. Rua dr. António Loureiro Borges 5, Arquiparque - Miraflores, Apartado 300, 2795 LINDA-A-VELHA, Tel. (01)14163160/4163333, Fax. (01)14163174/4163366.

Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. (65)350 2000, Fax. (65)251 6500

South Africa: S.A. PHILIPS Pty Ltd., Components Division, 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. (011)470-5911, Fax. (011)470-5494.

Spain: Balmes 22, 08007 BARCELONA Tel. (03)301 6312, Fax. (03)301 42 43

Sweden: Kottbygatan 7, Akalla. S-164 85 STOCKHOLM, Tel. (0)8-632 2000, Fax. (0)8-632 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. (01)488 2211, Fax. (01)481 77 30

Taiwan: PHILIPS TAIWAN Ltd., 23-30F, 66, Chung Hsiao West Road, Sec. 1. Taipeh, Taiwan ROC, P.O. Box 22978, TAIPEI 100, Tel. (02)388 7666, Fax. (02)382 4382.

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, Bangkok 10260, THAILAND, Tel. (662)398-0141, Fax. (662)398-3319

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. (0212)279 2770, Fax. (0212)269 3094

United Kingdom: Philips Semiconductors Limited, P.O. Box 65, Philips House, Torrington Place, LONDON, WC1E 7HD, Tel. (071)436 41 44, Fax. (071)323 03 42

United States: INTEGRATED CIRCUITS:

811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. (800)234-7381, Fax. (708)296-8556 DISCRETE SEMICONDUCTORS: 2001 West Blue Heron Blvd., P.O. Box 10330, RIVIERA BEACH, FLORIDA 33404, Tel. (800)447-3762 and (407)881-3200, Fax. (407)881-3300

Uruguay: Coronel Mora 433, MONTEVIDEO, Tel. (02)70-4044, Fax. (02)92 0601

For all other countries apply to: Philips Semiconductors, International Marketing and Sales, Building BAF-1, P.O. Box 218, 5600 MD, EINDHOVEN, The Netherlands, Telex 35000 phtcnl. Fax. +31-40-724825

© Philips Electronics N.V. 1994

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

513061/1500/02/pp16 Document order number: Date of release: May 1994 9397 733 00011

## **Philips Semiconductors**



