### INTEGRATED CIRCUITS

## DATA SHEET

### **PCF8570**

 $256 \times 8$ -bit static low-voltage RAM with I<sup>2</sup>C-bus interface

Preliminary specification
File under Integrated Circuits, IC12

August 1994

### **Philips Semiconductors**



**PHILIPS** 

### 256 $\times$ 8-bit static low-voltage RAM with I<sup>2</sup>C-bus interface

**PCF8570** 

#### **FEATURES**

- Operating supply voltage 2.5 to 6.0 V
- Low data retention voltage; minimum 1.0 V
- Low standby current; maximum 15 μA
- Power saving mode; typical 50 nA
- Serial input/output bus (I<sup>2</sup>C-bus)
- · Address by 3 hardware address pins
- · Automatic word address incrementing
- Available in DIP8 and SO8L packages.

### **APPLICATIONS**

- · Telephony:
  - RAM expansion for stored numbers in repertory dialling (e.g. PCD33XX applications)
- General purpose RAM for applications requiring extremely low current and low-voltage RAM retention (i.e. battery or capacitor backed)
- Radio, television and video cassette recorder:
  - channel presets
- · General purpose:
  - RAM expansion for the microcontroller families PCD33XX, PCF84CXX, P80CLXXX and most other microcontrollers.



#### **GENERAL DESCRIPTION**

The PCF8570 is a low power static CMOS RAM.

The PCF8570 is organized as 256 words by 8-bits.

Addresses and data are transferred serially via a two-line bidirectional bus (I<sup>2</sup>C-bus). The built-in word address register is incremented automatically after each written or read data byte. Three address pins, A0, A1 and A2 are used to define the hardware address, allowing the use of up to 8 devices connected to the bus without additional hardware.

#### QUICK REFERENCE DATA

| SYMBOL           | PARAMETER                          | CONDITIONS               | MIN. | MAX. | UNIT |
|------------------|------------------------------------|--------------------------|------|------|------|
| V <sub>DD</sub>  | supply voltage                     |                          | 2.5  | 6.0  |      |
| I <sub>DD</sub>  | supply current (standby)           | f <sub>SCL</sub> = 0 Hz  | _    | 15   | μΑ   |
| I <sub>DDR</sub> | supply current (power-saving mode) | T <sub>amb</sub> = 25 °C | _    | 400  | nA   |
| T <sub>amb</sub> | operating ambient temperature      |                          | -40  | +85  | °C   |
| T <sub>stg</sub> | storage temperature                |                          | -65  | +150 | °C   |

#### ORDERING INFORMATION

| TYPE NUMBER | PACKAGE |              |          |          |  |
|-------------|---------|--------------|----------|----------|--|
| TYPE NUMBER | PINS    | PIN POSITION | MATERIAL | CODE     |  |
| PCF8570P    | 8       | DIP8         | plastic  | SOT97-1  |  |
| PCF8570T    | 8       | SO8L         | plastic  | SOT176-1 |  |

## $256\times8\text{-bit}$ static low-voltage RAM with I²C-bus interface

PCF8570

### **BLOCK DIAGRAM**



### **PINNING**

| SYMBOL          | PIN | DESCRIPTION                                                                                                                 |
|-----------------|-----|-----------------------------------------------------------------------------------------------------------------------------|
| A0              | 1   | hardware address input 0                                                                                                    |
| A1              | 2   | hardware address input 1                                                                                                    |
| A2              | 3   | hardware address input 2                                                                                                    |
| V <sub>SS</sub> | 4   | negative supply                                                                                                             |
| SDA             | 5   | serial data input/output                                                                                                    |
| SCL             | 6   | serial clock input                                                                                                          |
| TEST            | 7   | test output for test speed-up; must be connected to V <sub>SS</sub> when not in use (power saving mode, see Figs 13 and 14) |
| V <sub>DD</sub> | 8   | positive supply                                                                                                             |



### $256 \times 8$ -bit static low-voltage RAM with $I^2C$ -bus interface

PCF8570

#### CHARACTERISTICS OF THE I2C-BUS

# The I<sup>2</sup>C-bus is for bidirectional, two-line communication between different ICs or modules. The two lines are a serial data line (SDA) and a serial clock line (SCL). Both lines must be connected to a positive supply via a pull-up resistor. Data transfer may be initiated only when the bus is not busy.

### Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time will be interpreted as a control signal.



### Start and stop conditions

Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW transition of the data line, while the clock is HIGH is defined as the start condition (S). A LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the stop condition (P).



### $256 \times 8$ -bit static low-voltage RAM with $I^2C$ -bus interface

PCF8570

### System configuration

A device generating a message is a 'transmitter', a device receiving a message is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves'.



### **Acknowledge**

The number of data bytes transferred between the start and stop conditions from transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge bit. The acknowledge bit is a HIGH level signal put on the bus by the transmitter during which time the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed must generate an acknowledge after the reception of each byte. Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.

The device that acknowledges must pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration). A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event the transmitter must leave the data line HIGH to enable the master to generate a stop condition.



### $256 \times 8$ -bit static low-voltage RAM with I<sup>2</sup>C-bus interface

PCF8570

### I<sup>2</sup>C-bus protocol

Before any data is transmitted on the I<sup>2</sup>C-bus, the device which should respond is addressed first. The addressing is always carried out with the first byte transmitted after the start procedure. The I<sup>2</sup>C-bus configuration for the different PCF8570 WRITE and READ cycles is shown in Figs 7, 8 and 9.





### $256 \times 8$ -bit static low-voltage RAM with I<sup>2</sup>C-bus interface

PCF8570



#### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                           | MIN. | MAX.                  | UNIT |
|------------------|-------------------------------------|------|-----------------------|------|
| V <sub>DD</sub>  | supply voltage (pin 8)              | -0.8 | +8.0                  | V    |
| VI               | input voltage (any input)           | -0.8 | V <sub>DD</sub> + 0.8 | V    |
| I <sub>I</sub>   | DC input current                    | _    | ±10                   | mA   |
| I <sub>0</sub>   | DC output current                   | _    | ±10                   | mA   |
| I <sub>DD</sub>  | positive supply current             | _    | ±50                   | mA   |
| I <sub>SS</sub>  | negative supply current             | _    | ±50                   | mA   |
| P <sub>tot</sub> | total power dissipation per package | _    | 300                   | mW   |
| Po               | power dissipation per output        | _    | 50                    | mW   |
| T <sub>amb</sub> | operating ambient temperature       | -40  | +85                   | °C   |
| T <sub>stg</sub> | storage temperature                 | -65  | +150                  | °C   |

### **HANDLING**

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take precautions appropriate to handling MOS devices (see "Handling MOS Devices").

### $256 \times 8$ -bit static low-voltage RAM with I<sup>2</sup>C-bus interface

PCF8570

### **DC CHARACTERISTICS**

 $V_{DD}$  = 2.5 to 6.0 V;  $V_{SS}$  = 0 V;  $T_{amb}$  = –40 to +85 °C; unless otherwise specified.

| SYMBOL                | PARAMETER                         | CONDITIONS                                                                       | MIN.               | TYP. | MAX.                  | UNIT |
|-----------------------|-----------------------------------|----------------------------------------------------------------------------------|--------------------|------|-----------------------|------|
| Supply                |                                   |                                                                                  |                    |      |                       | _    |
| $V_{DD}$              | supply voltage                    |                                                                                  | 2.5                | _    | 6.0                   | V    |
| I <sub>DD</sub>       | supply current                    |                                                                                  |                    |      |                       |      |
|                       | standby mode                      | $V_{I} = V_{DD}$ or $V_{SS}$ ;<br>$f_{SCL} = 0$ Hz;<br>$T_{amb} = -25$ to +70 °C | _                  | -    | 5                     | μΑ   |
|                       | operating mode                    | $V_I = V_{DD}$ or $V_{SS}$ ;<br>$f_{SCL} = 100 \text{ Hz}$                       | -                  | _    | 200                   | μΑ   |
| V <sub>POR</sub>      | power-on reset voltage            | note 1                                                                           | 1.5                | 1.9  | 2.3                   | V    |
| Inputs, inp           | out/output SDA                    |                                                                                  |                    |      |                       |      |
| V <sub>IL</sub>       | LOW level input voltage           | note 2                                                                           | -0.8               | _    | 0.3V <sub>DD</sub>    | V    |
| V <sub>IH</sub>       | HIGH level input voltage          | note 2                                                                           | 0.7V <sub>DD</sub> | _    | V <sub>DD</sub> + 0.8 | V    |
| I <sub>OL</sub>       | LOW level output current          | V <sub>OL</sub> = 0.4 V                                                          | 3                  | _    | _                     | mA   |
| I <sub>LI</sub>       | input leakage current             | $V_I = V_{DD}$ or $V_{SS}$                                                       | _                  | _    | 1                     | μΑ   |
| Inputs A0,            | A1, A2 and TEST                   |                                                                                  |                    |      |                       |      |
| I <sub>Li</sub>       | input leakage current             | $V_I = V_{DD}$ or $V_{SS}$                                                       | _                  | _    | ±250                  | nA   |
| Inputs SCI            | L and SDA                         |                                                                                  |                    | •    |                       |      |
| Cı                    | input capacitance                 | $V_I = V_{SS}$                                                                   | _                  | _    | 7                     | pF   |
| Low V <sub>DD</sub> d | lata retention                    |                                                                                  | •                  |      | •                     | •    |
| $V_{DDR}$             | supply voltage for data retention |                                                                                  | 1                  | _    | 6                     | V    |
| I <sub>DDR</sub>      | supply current                    | V <sub>DDR</sub> = 1 V                                                           | _                  | _    | 5                     | μΑ   |
|                       |                                   | $V_{DDR} = 1 \text{ V};$<br>$T_{amb} = -25 \text{ to } +70 ^{\circ}\text{C}$     | _                  | _    | 2                     | μΑ   |
| Power sav             | ring mode (see Figs 13 and 14)    |                                                                                  |                    |      |                       |      |
| I <sub>DDR</sub>      | supply current                    | TEST = V <sub>DD</sub> ; T <sub>amb</sub> = 25 °C                                | _                  | 50   | 400                   | nA   |
| t <sub>HD2</sub>      | recovery time                     |                                                                                  | _                  | 50   | _                     | μs   |

### Notes

- 1. The power-on reset circuit resets the I<sup>2</sup>C-bus logic when V<sub>DD</sub> < V<sub>POR</sub>. The status of the device after a power-on reset condition can be tested by sending the slave address and testing the acknowledge bit.
- 2. If the input voltages are a diode voltage above or below the supply voltage  $V_{DD}$  or  $V_{SS}$  an input current will flow; this current must not exceed  $\pm 0.5$  mA.

### $256 \times 8$ -bit static low-voltage RAM with I<sup>2</sup>C-bus interface

PCF8570

### **AC CHARACTERISTICS**

All timing values are valid within the operating supply voltage and ambient temperature range and reference to  $V_{IL}$  and  $V_{IH}$  with an input voltage swing of  $V_{SS}$  to  $V_{DD}$ .

| SYMBOL                                           | PARAMETER                    | MIN. | TYP. | MAX. | UNIT |  |
|--------------------------------------------------|------------------------------|------|------|------|------|--|
| I <sup>2</sup> C-bus timing (see Fig.10; note 1) |                              |      |      |      |      |  |
| f <sub>SCL</sub>                                 | SCL clock frequency          | -    | _    | 100  | kHz  |  |
| t <sub>SP</sub>                                  | tolerable spike width on bus | -    | _    | 100  | ns   |  |
| t <sub>BUF</sub>                                 | bus free time                | 4.7  | _    | _    | μs   |  |
| t <sub>SU;STA</sub>                              | start condition set-up time  | 4.7  | _    | _    | μs   |  |
| t <sub>HD;STA</sub>                              | start condition hold time    | 4.0  | _    | _    | μs   |  |
| $t_{LOW}$                                        | SCL LOW time                 | 4.7  | _    | _    | μs   |  |
| t <sub>HIGH</sub>                                | SCL HIGH time                | 4.0  | _    | _    | μs   |  |
| t <sub>r</sub>                                   | SCL and SDA rise time        | _    | _    | 1.0  | μs   |  |
| t <sub>f</sub>                                   | SCL and SDA fall time        | -    | _    | 0.3  | μs   |  |
| t <sub>SU;DAT</sub>                              | data set-up time             | 250  | _    | _    | ns   |  |
| t <sub>HD;DAT</sub>                              | data hold time               | 0    | _    | _    | ns   |  |
| t <sub>VD;DAT</sub>                              | SCL LOW-to-data out valid    | -    | _    | 3.4  | μs   |  |
| t <sub>SU;STO</sub>                              | stop condition set-up time   | 4.0  | _    | _    | μs   |  |

### Note

1. A detailed description of the I<sup>2</sup>C-bus specification, with applications, is given in brochure "The I<sup>2</sup>C-bus and how to use it". This brochure may be ordered using the code 9398 393 40011.



### $256\times8\text{-bit}$ static low-voltage RAM with $I^2C\text{-bus}$ interface

PCF8570

### **APPLICATION INFORMATION**

### Slave address

The PCF8570 has a fixed combination 1 0 1 0 as group 1, while group 2 is fully programmable (see Fig.11).



## $256 \times 8$ -bit static low-voltage RAM with I<sup>2</sup>C-bus interface

PCF8570

### **Application example**



### $256\times8\text{-bit}$ static low-voltage RAM with $I^2C\text{-bus}$ interface

PCF8570

### Power saving mode

With the condition TEST =  $V_{DD}$  or  $V_{DDR}$  the PCF8570 goes into the power saving mode and I<sup>2</sup>C-bus logic is reset.



# $256\times8\text{-bit}$ static low-voltage RAM with $I^2C\text{-bus}$ interface

PCF8570



## $256\times8\text{-bit}$ static low-voltage RAM with I²C-bus interface

PCF8570

### **PACKAGE OUTLINES**



## $256\times8\text{-bit}$ static low-voltage RAM with I²C-bus interface

PCF8570



### $256 \times 8$ -bit static low-voltage RAM with $I^2C$ -bus interface

PCF8570

#### **SOLDERING**

#### Plastic dual in-line packages

BY DIP OR WAVE

The maximum permissible temperature of the solder is 260 °C; this temperature must not be in contact with the joint for more than 5 s. The total contact time of successive solder waves must not exceed 5 s.

The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit.

#### REPAIRING SOLDERED JOINTS

Apply a low-voltage soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below 300  $^{\circ}$ C, it must not be in contact for more than 10 s; if between 300 and 400  $^{\circ}$ C, for not more than 5 s.

#### Plastic small-outline packages

BY WAVE

During placement and before soldering, the component must be fixed with a droplet of adhesive. After curing the adhesive, the component can be soldered. The adhesive can be applied by screen printing, pin transfer or syringe dispensing.

Maximum permissible solder temperature is 260  $^{\circ}$ C, and maximum duration of package immersion in solder bath is 10 s, if allowed to cool to less than 150  $^{\circ}$ C within 6 s. Typical dwell time is 4 s at 250  $^{\circ}$ C.

A modified wave soldering technique is recommended using two solder waves (dual-wave), in which a turbulent wave with high upward pressure is followed by a smooth laminar wave. Using a mildly-activated flux eliminates the need for removal of corrosive residues in most applications.

#### BY SOLDER PASTE REFLOW

Reflow soldering requires the solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the substrate by screen printing, stencilling or pressure-syringe dispensing before device placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt, infrared, and vapour-phase reflow. Dwell times vary between 50 and 300 s according to method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 min at 45 °C.

REPAIRING SOLDERED JOINTS (BY HAND-HELD SOLDERING IRON OR PULSE-HEATED SOLDER TOOL)

Fix the component by first soldering two, diagonally opposite, end pins. Apply the heating tool to the flat part of the pin only. Contact time must be limited to 10 s at up to 300 °C. When using proper tools, all other pins can be soldered in one operation within 2 to 5 s at between 270 and 320 °C. (Pulse-heated soldering is not recommended for SO packages.)

For pulse-heated solder tool (resistance) soldering of VSO packages, solder is applied to the substrate by dipping or by an extra thick tin/lead plating before package placement.

August 1994

### $256 \times 8$ -bit static low-voltage RAM with $I^2C$ -bus interface

PCF8570

#### **DEFINITIONS**

| Data sheet status         |                                                                                       |
|---------------------------|---------------------------------------------------------------------------------------|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |
| Limiting values           |                                                                                       |

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

#### PURCHASE OF PHILIPS I2C COMPONENTS



Purchase of Philips  $I^2C$  components conveys a license under the Philips'  $I^2C$  patent to use the components in the  $I^2C$  system provided the system conforms to the  $I^2C$  specification defined by Philips. This specification can be ordered using the code 9398 393 40011.