## MN39143FT

## 6 mm (type-1/3) High-sensitivity CCD Area Image Sensor

#### ■ Overview

The MN39143FT is a 6 mm (type-1/3) interline transfer CCD (IT-CCD) solid state image sensor device.

This device uses photodiodes in the optoelectric conversion section and CCDs for signal readout. The electronic shutter function has made an exposure time of 1/10 000 seconds possible. Further, this device has the features of high sensitivity, low noise, broad dynamic range, and low smear.

This device has a total of 403 920 pixels (816 horizontal  $\times$  495 vertical) and provides stable and clear images with a resolution of 480 horizontal TV-lines and 350 vertical TV-lines.

| Part Number Size |                 | System | Color or B/W |  |  |
|------------------|-----------------|--------|--------------|--|--|
| MN39143FT        | 6 mm (type-1/3) | NTSC   | Color        |  |  |

#### Features

- Total number of pixels: 816 (horizontal) × 495 (vertical)
- High sensitivity
- Broad dynamic range (compared to our conventional CCD ×1.2)
- Low smear
- Electronic shutter
- No image distortion
- Small size enables design of compact equipment
- · High reliability

#### Applications

• Camcorders, surveillance cameras, door cameras

#### ■ Pin Assignments



### ■ Block Diagram



#### ■ Pin Descriptions

| Pin No. | Symbol          | Description                       | Pin No. | Symbol               | Description                           |
|---------|-----------------|-----------------------------------|---------|----------------------|---------------------------------------|
| 1       | OD              | Output drain                      | 9       | IS                   | Horizontal CCD input source           |
| 2       | φ <sub>R</sub>  | Reset pulse                       | 10      | Sub                  | Substrate                             |
| 3       | RD              | Reset drain                       | 11      | PT                   | P-well for protection circuit         |
| 4       | VO              | Video output                      | 12      | $\phi_{\mathrm{V}1}$ | Vertical shift register clock pulse 1 |
| 5       | LG              | Output load transistor gate       | 13      | $\phi_{\mathrm{V2}}$ | Vertical shift register clock pulse 2 |
| 6       | OG              | Output gate                       | 14      | φ <sub>V3</sub>      | Vertical shift register clock pulse 3 |
| 7       | ф <sub>H2</sub> | Horizontal register clock pulse 2 | 15      | $\phi_{\mathrm{V4}}$ | Vertical shift register clock pulse 4 |
| 8       | ф <sub>Н1</sub> | Horizontal register clock pulse 1 | 16      | PW                   | P-well                                |

### ■ Absolute Maximum Ratings and Operating Conditions

| Parameter                           |                         |                              | Rating    |                 | Operating condition |      |       |      |  |
|-------------------------------------|-------------------------|------------------------------|-----------|-----------------|---------------------|------|-------|------|--|
|                                     |                         | Symbol                       | Min       | Max             | Min                 | Тур  | Max   | Unit |  |
| Reset drain voltage                 | e                       | $V_{ m RD}$                  | - 0.2     | 18.0            | 14.5                | 15.0 | V     |      |  |
| Output drain volta                  | ge                      | V <sub>OD</sub>              | - 0.2     | 18.0            | 14.5                | 15.0 | 15.5  | V    |  |
| Output load transis<br>gate voltage | stor                    | $V_{LG}$                     |           | (Internal bias) |                     |      |       |      |  |
| Output gate voltag                  | e                       | V <sub>OG</sub>              |           | V               |                     |      |       |      |  |
| Horizontal CCD input                | source voltage          | $V_{IS}$                     | - 0.2     | 18.0            | 14.5                | 15.0 | 15.5  | V    |  |
| Protection P-well                   | voltage                 | V <sub>PT</sub> *3, 4        | -9.0      | 0.2             | -7.3                | -7.0 | -6.7  | V    |  |
| P-well voltage                      |                         | $V_{\mathrm{PW}}$            | Reference | e voltage       | _                   | 0    | _     | V    |  |
| Reset                               | High-Low                | $V_{\phi R(H-L)}^{*1}$       | _         | 5.0             | 3.0                 | 3.3  | 3.6   | V    |  |
| pulse voltage                       | Bias                    | $V_{\phi R(Bias)}^{*1}$      |           |                 |                     |      |       | V    |  |
| Horizontal register                 |                         | $V_{\phi H1(H)}$             | _         | 5.0             | 3.0                 | 3.3  | 3.6   | V    |  |
| clock pulse voltage                 | e 1                     | $V_{\phi H1(L)}$             | - 0.2     | _               | - 0.1               | 0    | 0.1   | =    |  |
| Horizontal register                 |                         | $V_{\phi H2(H)}$             | _         | 5.0             | 3.0                 | 3.3  | 3.6   | V    |  |
| clock pulse voltage 2               |                         | $V_{\phi H2(L)}$             | - 0.2     | _               | - 0.1               | 0    | 0.1   |      |  |
| Vertical shift regist               | Vertical shift register |                              | _         | 18.0            | 14.5                | 15.0 | 15.5  | V    |  |
| clock pulse voltage 1               |                         | $V_{\phi V1(M)}$ *3, 4       | _         | _               | - 0.2               | 0    | 0.2   |      |  |
|                                     |                         | V <sub>\phiV1(L)</sub> *3, 4 | -9.0      | _               | -7.3                | -7.0 | -6.7  |      |  |
| Vertical shift register             |                         | $V_{\phi V2(M)}$ *3, 4       | _         | 15.0            | - 0.2               | 0    | 0.2   | V    |  |
| clock pulse voltage                 | elock pulse voltage 2   |                              | -9.0      | _               | -7.3                | -7.0 | -6.7  |      |  |
| Vertical shift regist               | Vertical shift register |                              | _         | 18.0            | 14.5                | 15.0 | 15.5  | V    |  |
| clock pulse voltage 3               |                         | $V_{\phi V3(M)}$ *3, 4       | _         | _               | - 0.2               | 0    | 0.2   |      |  |
|                                     |                         | V <sub>\phiV3(L)</sub> *3, 4 | -9.0      | _               | -7.3                | -7.0 | -6.7  |      |  |
| Vertical shift register             |                         | $V_{\phi V4(M)}$ *3, 4       | _         | 15.0            | - 0.2               | 0    | 0.2   | V    |  |
| clock pulse voltage 4               |                         | V <sub>\phiV4(L)</sub> *3, 4 | -9.0      | _               | -7.3                | -7.0 | -6.7  |      |  |
| Substrate voltage                   |                         | V <sub>Sub</sub> *2          | -0.2      | 45.0            | Supplied internally |      | nally | V    |  |
|                                     |                         | φV <sub>Sub</sub> *2         | ]         |                 | 21.0                | 22.0 | 23.0  | 1    |  |
| Operating tempera                   | ture                    | $T_{opr}$                    | -10       | 70              | _                   | 25   | _     | °C   |  |
| Storage temperatur                  | re                      | $T_{stg}$                    | -30       | 80              | _                   | _    | _     | °C   |  |

Note) \*1: Reset



 $*2: V_{Sub}$  when using electronic shutter function



- \*3: Absolute maximum rating  $-0.2 < V_{\phi V} V_{PT} < 24.5 \text{ (V)}$
- \*4: Relation between  $V_{PT}$  and  $V_{\varphi V(L)}$

Set  $V_{PT}$  that is to meet the following conditions for VL voltage of the vertical shift clock waveform.

$$V_{PT} \le VL \ (V_{\phi V1L} \ to \ V_{\phi V4L})$$

## ■ Optical Characteristics

|             | Color | Effective |     | Saturation | Sensitivity | Vertical smear | Horizontal     | Vertical       |
|-------------|-------|-----------|-----|------------|-------------|----------------|----------------|----------------|
| Part Number | or    | pixels    |     | output     | F8          | Sm             | resolution     | resolution     |
|             | B/W   | Н         | V   | Typ (mV)   | Typ (mV)    | Typ (dB)       | Typ (TV-lines) | Typ (TV-lines) |
| MN39143FT   | Color | 771       | 492 | 800        | 450         | -100           | 480            | 350            |

## ■ Graph of Characteristics

#### CCD color filter spectral characteristics



### ■ Timing Diagram

• High speed pulse timing



## ■ Timing Diagram (continued)

• Rise time and fall time of each pulse



- Package Dimensions (unit: mm)
- WDIP016-P-0500C





- 1. The center of the package is equal to the center of the effective pixel area.
- 2. The rotation angle of the effective pixel area: up to  $\pm 1.0$  degree
- 3. The distance from the bottom face of the package to the surface of the effective pixel area: 1.69 mm  $\pm$  0.10 mm
- 4. The tilt of the effective pixel area for the bottom face of the package: up to 30  $\mu m$
- 5. Thickness of seal glass is  $0.8 \text{ mm} \pm 0.10 \text{ mm}$ , and the refractive index is 1.50.

# Request for your special attention and precautions in using the technical information and semiconductors described in this material

- (1) An export permit needs to be obtained from the competent authorities of the Japanese Government if any of the products or technologies described in this material and controlled under the "Foreign Exchange and Foreign Trade Law" is to be exported or taken out of Japan.
- (2) The technical information described in this material is limited to showing representative characteristics and applied circuits examples of the products. It neither warrants non-infringement of intellectual property right or any other rights owned by our company or a third party, nor grants any license.
- (3) We are not liable for the infringement of rights owned by a third party arising out of the use of the product or technologies as described in this material.
- (4) The products described in this material are intended to be used for standard applications or general electronic equipment (such as office equipment, communications equipment, measuring instruments and household appliances).
  - Consult our sales staff in advance for information on the following applications:
  - Special applications (such as for airplanes, aerospace, automobiles, traffic control equipment, combustion equipment, life support systems and safety devices) in which exceptional quality and reliability are required, or if the failure or malfunction of the products may directly jeopardize life or harm the human body.
  - Any applications other than the standard applications intended.
- (5) The products and product specifications described in this material are subject to change without notice for modification and/or improvement. At the final stage of your design, purchasing, or use of the products, therefore, ask for the most up-to-date Product Standards in advance to make sure that the latest specifications satisfy your requirements.
- (6) When designing your equipment, comply with the guaranteed values, in particular those of maximum rating, the range of operating power supply voltage, and heat radiation characteristics. Otherwise, we will not be liable for any defect which may arise later in your equipment.
  Even when the products are used within the guaranteed values, take into the consideration of incidence of break down and failure mode, possible to occur to semiconductor products. Measures on the systems such as redundant design, arresting the spread of fire or preventing glitch are recommended in order to prevent physical injury, fire, social damages, for example, by using the products.
- (7) When using products for which damp-proof packing is required, observe the conditions (including shelf life and amount of time let standing of unsealed items) agreed upon when specification sheets are individually exchanged.
- (8) This material may be not reprinted or reproduced whether wholly or partially, without the prior written permission of Matsushita Electric Industrial Co., Ltd.