**Preferred Device** 

# **Silicon Controlled Rectifiers**

# **Reverse Blocking Thyristors**

Designed primarily for half-wave ac control applications, such as motor controls, heating controls, and power supplies; or wherever half-wave, silicon gate-controlled devices are needed.

#### **Features**

- Blocking Voltage of 600 thru 800 Volts
- On-State Current Rating of 8 Amperes RMS at 80°C
- High Surge Current Capability 80 Amperes
- Rugged, Economical TO-220AB Package
- Glass Passivated Junctions for Reliability and Uniformity
- Minimum and Maximum Values of IGT, VGT and IH Specified for Ease of Design
- High Immunity to dv/dt 100 V/µsec Minimum at 125°C
- Pb-Free Packages are Available\*

#### **MAXIMUM RATINGS** ( $T_J = 25^{\circ}C$ unless otherwise noted)

| Rating                                                                                                                    | Symbol                                | Value      | Unit               |
|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------|--------------------|
| Peak Repetitive Off–State Voltage (Note 1) (T <sub>J</sub> = -40 to 125°C, Sine Wave, 50 to 60 Hz, Gate Open) MCR8M MCR8N | V <sub>DRM,</sub><br>V <sub>RRM</sub> | 600<br>800 | V                  |
| On-State RMS Current (180° Conduction Angles; T <sub>C</sub> = 80°C)                                                      | I <sub>T(RMS)</sub>                   | 8.0        | Α                  |
| Peak Non-Repetitive Surge Current (One Full Cycle, 60 Hz, T <sub>C</sub> = 125°C)                                         | I <sub>TSM</sub>                      | 80         | Α                  |
| Circuit Fusing Consideration (t = 8.33 ms)                                                                                | l <sup>2</sup> t                      | 26.5       | A <sup>2</sup> sec |
| Forward Peak Gate Power (Pulse Width $\leq$ 1.0 $\mu$ s, T <sub>C</sub> = 80°C)                                           | P <sub>GM</sub>                       | 5.0        | W                  |
| Forward Average Gate Power (t = 8.3 ms, T <sub>C</sub> = 80°C)                                                            | P <sub>G(AV)</sub>                    | 0.5        | W                  |
| Forward Peak Gate Current (Pulse Width ≤ 1.0 μs, T <sub>C</sub> = 80°C)                                                   | I <sub>GM</sub>                       | 2.0        | Α                  |
| Operating Junction Temperature Range                                                                                      | TJ                                    | -40 to 125 | °C                 |
| Storage Temperature Range                                                                                                 | T <sub>stg</sub>                      | -40 to 150 | °C                 |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

1. V<sub>DRM</sub> and V<sub>RRM</sub> for all types can be applied on a continuous basis. Ratings apply for zero or negative gate voltage; positive gate voltage shall not be applied concurrent with negative potential on the anode. Blocking voltages shall not be tested with a constant current source such that the voltage ratings of the devices are exceeded.



## ON Semiconductor®

http://onsemi.com

## SCRs 8 AMPERES RMS 600 thru 800 VOLTS



### MARKING DIAGRAM







A = Assembly Location

= Year

WW = Work Week
G = Pb-Free Package

AKA = Diode Polarity

| PIN ASSIGNMENT |         |  |  |
|----------------|---------|--|--|
| 1              | Cathode |  |  |
| 2              | Anode   |  |  |
| 3              | Gate    |  |  |
| 4              | Anode   |  |  |

#### ORDERING INFORMATION

| Device | Package               | Shipping        |
|--------|-----------------------|-----------------|
| MCR8N  | TO-220AB              | 50 Units / Rail |
| MCR8NG | TO-220AB<br>(Pb-Free) | 50 Units / Rail |

**Preferred** devices are recommended choices for future use and best overall value.

<sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### THERMAL CHARACTERISTICS

| Characteristic                                                                | Symbol                        | Value       | Unit |
|-------------------------------------------------------------------------------|-------------------------------|-------------|------|
| Thermal Resistance Junction-to-Case Junction-to-Ambient                       | $R_{	heta JC} \ R_{	heta JA}$ | 2.2<br>62.5 | °C/W |
| Maximum Lead Temperature for Soldering Purposes 1/8" from Case for 10 Seconds |                               | 260         | °C   |

### **ELECTRICAL CHARACTERISTICS** (T<sub>J</sub> = 25°C unless otherwise noted)

| Characteristic                                                                                                                                 |                                 |                                        | Min    | Тур    | Max         | Unit |  |
|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------------|--------|--------|-------------|------|--|
| OFF CHARACTERISTICS                                                                                                                            |                                 |                                        |        |        |             |      |  |
| Peak Repetitive Forward or Reverse Blocking Current $(V_D = Rated V_{DRM})$ and $V_{RRM}$ ; Gate Open)                                         | $T_J = 25$ °C<br>$T_J = 125$ °C | I <sub>DRM</sub> ,<br>I <sub>RRM</sub> | _<br>_ | _<br>_ | 0.01<br>2.0 | mA   |  |
| ON CHARACTERISTICS                                                                                                                             |                                 |                                        |        |        |             |      |  |
| Peak Forward On-State Voltage (Note ) (I <sub>TM</sub> = 16 A)                                                                                 |                                 | V <sub>TM</sub>                        | -      | _      | 1.8         | V    |  |
| Gate Trigger Current (Continuous dc) $(V_D = 12 \text{ V}; R_L = 100 \Omega)$                                                                  |                                 | I <sub>GT</sub>                        | 2.0    | 7.0    | 15          | mA   |  |
| Holding Current (V <sub>D</sub> = 12 V, Gate Open, Initiating Current = 200 mA)                                                                |                                 | I <sub>H</sub>                         | 4.0    | 17     | 30          | mA   |  |
| Latch Current $(V_D = 12 \text{ V}, I_G = 15 \text{ mA})$                                                                                      |                                 | ΙL                                     | 6.0    | 20     | 40          | mA   |  |
| Gate Trigger Voltage (Continuous dc) $(V_D = 12 \text{ V}; 100 \Omega)$                                                                        | T <sub>J</sub> = 25°C           | V <sub>GT</sub>                        | 0.5    | 0.65   | 1.0         | V    |  |
| Gate Non–Trigger Voltage $(V_D = 12 \text{ V}; R_L = 100 \Omega)$                                                                              | T <sub>J</sub> = 125°C          | V <sub>GD</sub>                        | 0.2    | -      | -           | V    |  |
| DYNAMIC CHARACTERISTICS                                                                                                                        |                                 |                                        |        | •      | •           | •    |  |
| Critical Rate of Rise of Off–State Voltage (V <sub>D</sub> = Rated V <sub>DRM</sub> , Exponential Waveform, Gate Open, T <sub>J</sub> = 125°C) | 1                               | dv/dt                                  | 100    | 250    | _           | V/μs |  |
| Critical Rate of Rise of On–State Current IPK = 50 A, Pw = 40 µsec, diG/dt = 1 A/µsec, Igt = 50 mA                                             |                                 | di/dt                                  | -      | _      | 50          | A/μs |  |

<sup>2.</sup> Indicates Pulse Test: Pulse Width  $\leq$  2.0 ms, Duty Cycle  $\leq$  2%.

20

### **Voltage Current Characteristic of SCR**

| Symbol           | Parameter                                 |
|------------------|-------------------------------------------|
| V <sub>DRM</sub> | Peak Repetitive Off State Forward Voltage |
| I <sub>DRM</sub> | Peak Forward Blocking Current             |
| $V_{RRM}$        | Peak Repetitive Off State Reverse Voltage |
| I <sub>RRM</sub> | Peak Reverse Blocking Current             |
| $V_{TM}$         | Peak On State Voltage                     |
| IH               | Holding Current                           |





P(AV), AVERAGE POWER DISSIPATION (WATTS) 18 16 180° 90° dc 14 60° 12 30 10 8 6 4  $I_{T(AV)}$ , AVERAGE ON-STATE CURRENT (AMPS)

Figure 1. Typical RMS Current Derating

Figure 2. On-State Power Dissipation







Figure 4. Typical Gate Trigger Current versus **Junction Temperature** 



Figure 5. Typical Holding Current versus Junction Temperature

Figure 6. Typical Gate Trigger Voltage versus Junction Temperature



Figure 7. Typical Latching Current versus Junction Temperature

#### PACKAGE DIMENSIONS

### TO-220AB CASE 221A-09 ISSUE AA



#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI
  Y14 5M 1982
- 2. CONTROLLING DIMENSION: INCH.
- 3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED.

|     | INCHES |       | MILLIMETERS |       |
|-----|--------|-------|-------------|-------|
| DIM | MIN    | MAX   | MIN         | MAX   |
| Α   | 0.570  | 0.620 | 14.48       | 15.75 |
| В   | 0.380  | 0.405 | 9.66        | 10.28 |
| C   | 0.160  | 0.190 | 4.07        | 4.82  |
| D   | 0.025  | 0.035 | 0.64        | 0.88  |
| F   | 0.142  | 0.147 | 3.61        | 3.73  |
| G   | 0.095  | 0.105 | 2.42        | 2.66  |
| Н   | 0.110  | 0.155 | 2.80        | 3.93  |
| J   | 0.018  | 0.025 | 0.46        | 0.64  |
| K   | 0.500  | 0.562 | 12.70       | 14.27 |
| L   | 0.045  | 0.060 | 1.15        | 1.52  |
| N   | 0.190  | 0.210 | 4.83        | 5.33  |
| Q   | 0.100  | 0.120 | 2.54        | 3.04  |
| R   | 0.080  | 0.110 | 2.04        | 2.79  |
| S   | 0.045  | 0.055 | 1.15        | 1.39  |
| T   | 0.235  | 0.255 | 5.97        | 6.47  |
| U   | 0.000  | 0.050 | 0.00        | 1.27  |
| ٧   | 0.045  |       | 1.15        |       |
| Z   |        | 0.080 |             | 2.04  |

STYLE 3:

PIN 1. CATHODE

2. ANODE

B. GATE

ON Semiconductor and the registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800–282–9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850

ON Semiconductor Website: http://onsemi.com

Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.