# Silicon Controlled Rectifiers

# **Reverse Blocking Thyristors**

Designed primarily for half-wave ac control applications, such as motor controls, heating controls, and power supplies; or wherever half-wave silicon gate-controlled devices are needed.

### **Features**

- Blocking Voltage to 800 Volts
- On-State Current Rating of 12 Amperes RMS at 80°C
- High Surge Current Capability 100 Amperes
- Rugged, Economical TO-220AB Package
- Glass Passivated Junctions for Reliability and Uniformity
- Minimum and Maximum Values of IGT, VGT an IH Specified for Ease of Design
- High Immunity to dv/dt 100 V/µsec Minimum at 125°C
- These are Pb-Free Devices

# MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted)

| Rating                                                                                                              | Symbol                     | Value             | Unit               |
|---------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------|--------------------|
| Peak Repetitive Off–State Voltage (Note 1)<br>(T <sub>J</sub> = -40 to 125°C, Sine Wave,<br>50 to 60 Hz, Gate Open) | $V_{ m DRM,} \ V_{ m RRM}$ |                   | V                  |
| MCR12D<br>MCR12M<br>MCR12N                                                                                          |                            | 400<br>600<br>800 |                    |
| On-State RMS Current (180° Conduction Angles; T <sub>C</sub> = 80°C)                                                | I <sub>T(RMS)</sub>        | 12                | Α                  |
| Peak Non-repetitive Surge Current (1/2 Cycle, Sine Wave 60 Hz, T <sub>J</sub> = 125°C)                              | I <sub>TSM</sub>           | 100               | Α                  |
| Circuit Fusing Consideration (t = 8.33 ms)                                                                          | I <sup>2</sup> t           | 41                | A <sup>2</sup> sec |
| Forward Peak Gate Power<br>(Pulse Width ≤ 1.0 μs, T <sub>C</sub> = 80°C)                                            | P <sub>GM</sub>            | 5.0               | W                  |
| Forward Average Gate Power (t = 8.3 ms, T <sub>C</sub> = 80°C)                                                      | P <sub>G(AV)</sub>         | 0.5               | W                  |
| Average On-State Current (180° Conduction Angles; T <sub>C</sub> = 80°C)                                            | I <sub>T(AV)</sub>         | 7.8               | Α                  |
| Forward Peak Gate Current (Pulse Width ≤ 1.0 μs, T <sub>C</sub> = 90°C)                                             | I <sub>GM</sub>            | 2.0               | Α                  |
| Operating Junction Temperature Range                                                                                | T <sub>J</sub>             | -40 to +125       | °C                 |
| Storage Temperature Range                                                                                           | T <sub>stg</sub>           | -40 to +150       | °C                 |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

 V<sub>DRM</sub> and V<sub>RRM</sub> for all types can be applied on a continuous basis. Ratings apply for zero or negative gate voltage; positive gate voltage shall not be applied concurrent with negative potential on the anode. Blocking voltages shall not be tested with a constant current source such that the voltage ratings of the devices are exceeded.

1



# ON Semiconductor®

http://onsemi.com

# SCRs 12 AMPERES RMS 400 thru 800 VOLTS



### MARKING DIAGRAM





TO-220 CASE 221A-09 STYLE 3

Assembly Location

/ = Year

WW = Work Week x = D, M, or N

G = Pb-Free Package

AKA = Diode Polarity

| PIN ASSIGNMENT |         |  |
|----------------|---------|--|
| 1              | Cathode |  |
| 2              | Anode   |  |
| 3              | Gate    |  |
| 4              | Anode   |  |

## **ORDERING INFORMATION**

| Device  | Package               | Shipping        |
|---------|-----------------------|-----------------|
| MCR12DG | TO-220AB<br>(Pb-Free) | 50 Units / Rail |
| MCR12MG | TO-220AB<br>(Pb-Free) | 50 Units / Rail |
| MCR12NG | TO-220AB<br>(Pb-Free) | 50 Units / Rail |

#### THERMAL CHARACTERISTICS

| Characteristic                                                                | Symbol                        | Value       | Unit |
|-------------------------------------------------------------------------------|-------------------------------|-------------|------|
| Thermal Resistance, Junction-to-Case Junction-to-Ambient                      | $R_{	heta JC} \ R_{	heta JA}$ | 2.2<br>62.5 | °C/W |
| Maximum Lead Temperature for Soldering Purposes 1/8" from Case for 10 Seconds | $T_L$                         | 260         | °C   |

| Characteristic                                                                                                                                                                     | Symbol                                 | Min    | Тур    | Max         | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------|--------|-------------|------|
| OFF CHARACTERISTICS                                                                                                                                                                |                                        |        |        |             |      |
| Peak Repetitive Forward or Reverse Blocking Current $(V_D = \text{Rated V}_{DRM} \text{ and V}_{RRM}; \text{ Gate Open}) \\ T_J = 25^{\circ}\text{C} \\ T_J = 125^{\circ}\text{C}$ | I <sub>DRM</sub> ,<br>I <sub>RRM</sub> | -<br>- | -<br>- | 0.01<br>2.0 | mA   |
| ON CHARACTERISTICS                                                                                                                                                                 |                                        |        |        |             |      |
| Peak Forward On-State Voltage (Note 2) (I <sub>TM</sub> = 24 A)                                                                                                                    | V <sub>TM</sub>                        | -      | _      | 2.2         | V    |
| Gate Trigger Current (Continuous dc) ( $V_D$ = 12 V; $R_L$ = 100 $\Omega$ )                                                                                                        | I <sub>GT</sub>                        | 2.0    | 8.0    | 20          | mA   |
| Holding Current (V <sub>D</sub> = 12 V, Gate Open, Initiating Current = 200 mA)                                                                                                    | I <sub>H</sub>                         | 4.0    | 20     | 40          | mA   |
| Latch Current (V <sub>D</sub> = 12 V, I <sub>G</sub> = 20 mA)                                                                                                                      | ال                                     | 6.0    | 25     | 60          | mA   |
| Gate Trigger Voltage (Continuous dc) ( $V_D$ = 12 V; $R_L$ =100 $\Omega$ )                                                                                                         | V <sub>GT</sub>                        | 0.5    | 0.65   | 1.0         | V    |
| DYNAMIC CHARACTERISTICS                                                                                                                                                            |                                        |        |        |             |      |
| Critical Rate of Rise of Off–State Voltage $(V_D = Rated V_{DRM}, Exponential Waveform, Gate Open, T_J = 125°C)$                                                                   | dv/dt                                  | 100    | 250    | -           | V/μs |
| Repetitive Critical Rate of Rise of On–State Current IPK = 50 A, Pw = 40 μsec, diG/dt = 1 A/μsec, lgt = 50 mA                                                                      | di/dt                                  | -      | -      | 50          | A/μs |

<sup>2.</sup> Indicates Pulse Test: Pulse Width ≤ 2.0 ms, Duty Cycle ≤ 2%.







P(AV), AVERAGE POWER DISSIPATION (WATTS) dc  $I_{T(AV)}$ , AVERAGE ON-STATE CURRENT (AMPS)

Figure 1. Typical RMS Current Derating

Figure 2. On-State Power Dissipation



Figure 3. Typical On-State Characteristics



Figure 4. Typical Gate Trigger Current versus Junction Temperature



Figure 5. Typical Holding Current versus Junction Temperature



Figure 6. Typical Gate Trigger Voltage versus
Junction Temperature



Figure 7. Typical Latching Current versus Junction Temperature

#### PACKAGE DIMENSIONS

TO-220 CASE 221A-09 ISSUE AG





#### NOTES

- DIMENSIONING AND TOLERANCING PER ANSI
   VALEEM 1000
- Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH.
- 3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED.

|     | INCHES |       | MILLIMETERS |       |
|-----|--------|-------|-------------|-------|
| DIM | MIN    | MAX   | MIN         | MAX   |
| Α   | 0.570  | 0.620 | 14.48       | 15.75 |
| В   | 0.380  | 0.405 | 9.66        | 10.28 |
| С   | 0.160  | 0.190 | 4.07        | 4.82  |
| D   | 0.025  | 0.036 | 0.64        | 0.91  |
| F   | 0.142  | 0.161 | 3.61        | 4.09  |
| G   | 0.095  | 0.105 | 2.42        | 2.66  |
| Н   | 0.110  | 0.161 | 2.80        | 4.10  |
| J   | 0.014  | 0.025 | 0.36        | 0.64  |
| K   | 0.500  | 0.562 | 12.70       | 14.27 |
| L   | 0.045  | 0.060 | 1.15        | 1.52  |
| N   | 0.190  | 0.210 | 4.83        | 5.33  |
| Q   | 0.100  | 0.120 | 2.54        | 3.04  |
| R   | 0.080  | 0.110 | 2.04        | 2.79  |
| S   | 0.045  | 0.055 | 1.15        | 1.39  |
| T   | 0.235  | 0.255 | 5.97        | 6.47  |
| U   | 0.000  | 0.050 | 0.00        | 1.27  |
| ٧   | 0.045  |       | 1.15        |       |
| Z   |        | 0.080 |             | 2.04  |

STYLE 3:

PIN 1. CATHODE

. ANODE

3. GATE

4. ANODE

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC which is rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada

Fax: 303-675-2173 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative