# 128K x 9 Bit Separate I/O Synchronous Fast Static RAM

The MCM67Q709A is a 1,179,648–bit static random access memory, organized as 131,072 words of 9 bits. It features separate TTL input and output buffers, which drive 3.3 V output levels and incorporates input and output registers on–board with high speed SRAM. It also features transparent–write and data pass–through capabilities.

The synchronous design allows for precise cycle control with the use of an external single clock (K). The addresses (A0 – A16), data input (D0 – D8), data output (Q0 – Q8), write enable ( $\overline{W}$ ), chip enable ( $\overline{E}$ ), and output enable ( $\overline{G}$ ), are registered in on the rising edge of clock (K).

The control pins ( $\overline{E}$ ,  $\overline{W}$ ,  $\overline{G}$ ) function differently in comparison to most synchronous SRAMs. This device will not deselect with  $\overline{E}$  high. The RAM remains active at all times. If  $\overline{E}$  is registered high, the output pins (Q0 – Q8) will be driven if  $\overline{G}$ is registered low. The transparent write feature allows the output data to track the input data.  $\overline{E}$ ,  $\overline{G}$ , and  $\overline{W}$  must be asserted to perform a transparent write (write and pass–through). The input data is available at the ouputs on the next rising edge of clock (K).

The pass–through function is always enabled.  $\overline{E}$  high disables the write to the array while allowing a pass–through cycle to occur on the next rising edge of clock (K). Only a registered  $\overline{G}$  high will three–state the outputs.

The MCM67Q709A is available in an 86–bump surface mount PBGA (Plastic Ball Grid Array) package.

- Single 5 V  $\pm$  5% Power Supply
- Fast Cycle Time: 10 ns Max
- Single Clock Operation
- TTL Input and Output Levels (Outputs LVTTL Compatible)
- Address, Data Input, E, W, G Registers On-Chip
- 100 MHz Maximum Clock Cycle Time
- Self-Timed Write
- Separate Data Input and Output Pins
- Transparent–Write and Pass–Through
- High Output Drive Capability: 50 pF/Output at Rated Access Time
- Boundary Scan Implementation
- 86–Bump PBGA Package for High Speed Operation

# MCM67Q709A



| PIN NAMES                                          |    |
|----------------------------------------------------|----|
| A0 – A16 Address Inpu                              |    |
| E                                                  | е  |
| W Write Enable                                     |    |
| G Output Enable                                    | е  |
| D0 – D8 Data Inputs                                | s  |
| Q0 – Q8 Data Outputs                               | s  |
| K Clock Inpu                                       | ıt |
| SCK Scan Clock Inpu                                | ıt |
| SE Scan Enable                                     | е  |
| SDI Scan Data Inpu                                 | ıt |
| SDO Scan Data Outpu                                | ıt |
| V <sub>CC</sub> · · · · · · · · + 5 V Power Supply | y  |
| V <sub>SS</sub> Ground                             | d  |
| NC No Connection                                   | n  |

## PIN ASSIGNMENT

|   | , | 1                       | 2                       | 3                       | 4                           | 5                                            | 6                       | 7                       | 8                       | 9                    |   |
|---|---|-------------------------|-------------------------|-------------------------|-----------------------------|----------------------------------------------|-------------------------|-------------------------|-------------------------|----------------------|---|
| A | / | 0                       | O<br>E<br>O             | O<br>₩                  | °<br>Vcc<br>○               | O<br>SDI<br>O                                | O<br>SDO<br>O           | 0<br>A4<br>0            | 0<br>A0<br>0            | 0                    |   |
| В |   | A16                     | A14                     | ⊖<br>G                  | Κ                           | VSS                                          | A6                      | A2                      | VSS                     | D8                   |   |
| С |   | 0<br>D7                 | O<br>A15                | O<br>NC                 | °<br>Vss                    | $^{\circ}_{\text{Vss}}$                      | O<br>VSS                | o<br>Vss                | 0<br>Q8                 | o<br>V <sub>SS</sub> |   |
| D |   | O<br>VSS                | 0<br>Q7                 | $^{\circ}_{\text{VSS}}$ | °<br>VSS                    | $^{\circ}_{\text{Vss}}$                      | $^{\circ}_{\text{VSS}}$ | $^{\circ}_{\text{VSS}}$ | ⊖<br>Q6                 | 0<br>D6              |   |
| Е |   | D5                      | $^{\circ}_{\text{Vss}}$ | $_{\rm V_{SS}}^{\rm O}$ | $^{\circ}_{\text{Vss}}$     | $^{\circ}_{\text{Vss}}$                      | $^{\circ}_{\text{VSS}}$ | $^{\circ}_{\text{Vss}}$ | $^{\circ}_{\text{VSS}}$ | $^{\circ}_{\rm VCC}$ |   |
| F |   | V <sub>CC</sub>         | 0<br>Q5                 | $^{\circ}_{\text{VSS}}$ | $^{\circ}_{VSS}$            | $_{\rm VSS}^{\rm O}$                         | $^{\circ}_{\text{Vss}}$ | $^{\circ}_{VSS}$        | O<br>D4                 | ⊖<br>Q4              |   |
| G |   | D3                      | О<br>Q3                 | °<br>VSS<br>°<br>VSS    | $^{\circ}_{\rm VSS}$        | O<br>V <sub>SS</sub><br>O<br>V <sub>SS</sub> | $^{\circ}_{\text{VSS}}$ | $^{\circ}_{\text{Vss}}$ | 0<br>D2                 | 0<br>Q2              |   |
| н |   | $^{\circ}_{\text{VSS}}$ | 0<br>D1                 | O<br>NC                 | 0<br>V <sub>SS</sub>        | $^{\circ}_{\text{VSS}}$                      | o<br>V <sub>SS</sub>    | o<br>V <sub>SS</sub>    | 0<br>D0                 | $^{\circ}_{V_{SS}}$  |   |
| J |   | 0<br>Q1                 | 0<br>A12                | 0<br>A10                | $^{\circ}_{\text{VSS}}$     | 0<br>A9<br>0                                 | 0<br>A8                 | ○<br>A5                 | O<br>A1                 | 0<br>Q0              |   |
| K |   |                         | 0<br>A13                | 0<br>A11                | V <sub>SS</sub><br>O<br>SCK | °<br>Vcc                                     | O<br>SE                 | 0<br>A7                 | O<br>A3                 |                      | / |

TOP VIEW

Not to Scale



# **BLOCK DIAGRAM**



\* Four added test pins.

NOTES:

- 1. Bypass mode is entered with SE low and SCK cycled.
- 2. SH BSR = Shadow Bypass Scan Register.
- There are 39 bumps used in Boundary Scan. V<sub>SS</sub>, V<sub>CC</sub>, NC, SDI, SDO, SE, and SCK not used in Scan Path.
   SDO output sequence: A6, A4, A2, A0, D8, Q8, D6, Q6, D4, Q4, D2, Q2, D0, Q0, A1, A3, A5, A7, A8, A9, A10, A11, A12, A13, Q1, D1, Q3, D3, Q5, D5, Q7, D7, A15, A16, A14, E, G, W, K.

# **TRUTH TABLE**

| Ē<br>(t <sub>n</sub> ) | W<br>(t <sub>n</sub> ) | G<br>(t <sub>n + 1</sub> ) | Mode                      | D0 – D8<br>(t <sub>n</sub> ) | Q0 – Q8<br>(t <sub>n + 1</sub> )   | V <sub>CC</sub><br>Current |
|------------------------|------------------------|----------------------------|---------------------------|------------------------------|------------------------------------|----------------------------|
| L                      | L                      | L                          | Write and<br>Pass–Through | Valid                        | D0 – D8 (t <sub>n</sub> )          | ICC                        |
|                        |                        | Т                          | Write                     | Valid                        | High–Z                             | ICC                        |
| н                      | 1                      | L                          | Pass-Through              | Valid                        | D0 – D8 (t <sub>n</sub> )          | ICC                        |
|                        | L                      | Т                          | Pass-Through              | Don't Care                   | High–Z                             | ICC                        |
| x                      | н                      | L                          | Read                      | Don't Care                   | Q <sub>out</sub> (t <sub>n</sub> ) | ICC                        |
|                        |                        | н                          | Read                      | Don't Care                   | High–Z                             | ICC                        |

# ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                         | Symbol                             | Value                          | Unit |
|------------------------------------------------|------------------------------------|--------------------------------|------|
| Power Supply Voltage                           | VCC                                | – 0.5 to 7.0                   | V    |
| Voltage Relative to VSS for Any Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | – 0.5 to V <sub>CC</sub> + 0.5 | V    |
| Output Current                                 | l <sub>out</sub>                   | ± 30                           | mA   |
| Power Dissipation                              | PD                                 | 1.5                            | W    |
| Temperature Under Bias                         | T <sub>bias</sub>                  | – 10 to 85                     | °C   |
| Operating Temperature                          | TA                                 | 0 to 70                        | °C   |
| Storage Temperature — Plastic                  | T <sub>stg</sub>                   | – 55 to 125                    | °C   |

This is a synchronous device. All synchronous inputs must meet specified setup and hold times with stable logic levels for *ALL* rising edges of clock (K) while the device is selected.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to these high–impedance circuits.

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

# PACKAGE THERMAL CHARACTERISTICS (See Note 1)

| Rating                                 | Symbol                           | Max  | Unit | Notes |
|----------------------------------------|----------------------------------|------|------|-------|
| Junction to Ambient Thermal Resistance | $R_{\theta JA}$ or $\theta_{JA}$ | 44.3 | °C/W | 2     |
| Junction to Case Thermal Resistance    | $R_{\theta JC}$ or $\theta_{JC}$ | 13.4 | °C/W | 3     |
| Thermal Characterization Parameter     | ΨJT                              | 5    | °C/W | 4     |

NOTES:

1. All values are determined using a single–layer thermal test board.

2. Junction to ambient thermal resistance is based on measurements on a horizontal single-sided printed circuit board per SEMI G38-87 and EIA/JESD 51-6 with a 400 ft/min air flow.

3. Junction to case thermal resistance is based on measurements using a cold plate per MIL–STD 883D, Method 1012.1 and SEMI G30–88 with the exception that the cold plate temperature is used for the case temperature.

4. Thermal characterization parameter,  $\Psi_{JT}$ , is defined in EIA/JESD 51–2. It is a measure of the difference in temperature between the junction and a thermocouple on top of the package, normalized by the power dissipation with a 400 ft/min air flow.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  5%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

# **RECOMMENDED OPERATING CONDITIONS AND SUPPLY CURRENTS**

| Parameter                                                                                | Symbol              | Min    | Max                     | Unit |
|------------------------------------------------------------------------------------------|---------------------|--------|-------------------------|------|
| Supply Voltage (Operating Voltage Range)                                                 | VCC                 | 4.75   | 5.25                    | V    |
| Input High Voltage                                                                       | VIH                 | 2.2    | V <sub>CC</sub> + 0.3** | V    |
| Input Low Voltage                                                                        | VIL                 | - 0.5* | 0.8                     | V    |
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> )              | l <sub>lkg(l)</sub> | —      | ± 1.0                   | μΑ   |
| Output Leakage Current ( $\overline{E} = V_{IH}$ , $V_{out} = 0$ to $V_{CC}$ )           | l <sub>lkg(O)</sub> | —      | ± 1.0                   | μΑ   |
| AC Supply Current ( $I_{out} = 0 \text{ mA}$ ) ( $V_{CC} = max$ , f = f <sub>max</sub> ) | ICCA                | —      | 230                     | mA   |
| Output Low Voltage (I <sub>OL</sub> = + 8.0 mA)                                          | VOL                 | —      | 0.4                     | V    |
| Output High Voltage (I <sub>OH</sub> = - 4.0 mA)                                         | VOH                 | 2.4    | 3.3                     | V    |

 $^{*}$  V<sub>IL</sub> (min) = - 0.5 V dc; V<sub>IL</sub> (min) = - 2.0 V ac (pulse width  $\le$  20 ns) for I  $\le$  20.0 mA. \*\* V<sub>IH</sub> (max) = V<sub>CC</sub> + 0.3 V dc; V<sub>IH</sub> (max) = V<sub>CC</sub> + 2.0 V ac (pulse width  $\le$  20 ns) for I  $\le$  20.0 mA.

# **CAPACITANCE** (f = 1.0 MHz, dV = 3.0 V, $T_A = 25^{\circ}C$ , Periodically Sampled Rather Than 100% Tested)

| Parameter                          | Symbol          | Max | Unit |
|------------------------------------|-----------------|-----|------|
| Address and Data Input Capacitance | C <sub>in</sub> | 6   | pF   |
| Control Pin Input Capacitance      | C <sub>in</sub> | 6   | pF   |
| Output Capacitance                 | Cout            | 8   | pF   |

# AC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  5%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level | 1.5 V  |
|------------------------------------------|--------|
| Input Pulse Levels 0 to                  | 3.0 V  |
| Input Rise/Fall Time                     | . 3 ns |

 Output Timing Reference Level
 1.5 V

 Output Load
 Figure 1a Unless Otherwise Noted

## READ/WRITE CYCLE TIMING (See Notes 1, 2, and 3)

|                                                                          |                                                                                                       | MCM67Q | 709A–10 |      |       |
|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------|---------|------|-------|
| Parameter                                                                | Symbol                                                                                                | Min    | Max     | Unit | Notes |
| Cycle Time                                                               | <sup>t</sup> KHKH                                                                                     | 10     | —       | ns   | 1     |
| Clock Access Time                                                        | <sup>t</sup> KHQV                                                                                     | —      | 5       | ns   | 2     |
| Clock Low Pulse Width                                                    | <sup>t</sup> KLKH                                                                                     | 4      | —       | ns   |       |
| Clock High Pulse Width                                                   | <sup>t</sup> KHKL                                                                                     | 4      | —       | ns   |       |
| Clock High to Data Output Invalid                                        | <sup>t</sup> KHQX                                                                                     | 2      | —       | ns   |       |
| Clock High to Data Output High–Z                                         | <sup>t</sup> KHQZ                                                                                     | —      | 5       | ns   | 3     |
| Setup Times:         A           W         Ē           G         D0 – D8 | <sup>t</sup> AVKH<br><sup>t</sup> WVKH<br><sup>t</sup> EVKH<br><sup>t</sup> GVKH<br><sup>t</sup> DVKH | 2      | _       | ns   | 4     |
| Hold Times:                                                              | <sup>t</sup> KHAX<br><sup>t</sup> KHWX<br><sup>t</sup> KHEX<br><sup>t</sup> KHGX<br><sup>t</sup> KHDX | 1      | _       | ns   | 4     |

NOTES:

1. All read and write cycles are referenced from K.

2. Valid data from clock high will be the data stored at the address or the last valid read cycle.

3. Measured at  $\pm$  200 mV from steady state. Tested per High–Z test load (See Figure 1b).

4. This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for *ALL* rising edges of clock (K) while the device is selected.



(a)











COMBINATION READ/WRITE CYCLE TIMING





### **BOUNDARY SCAN CYCLE TIMING**

|                              |                    | MCM67Q | 709A–10 |      |       |
|------------------------------|--------------------|--------|---------|------|-------|
| Parameter                    | Symbol             | Min    | Max     | Unit | Notes |
| Cycle Time                   | <sup>t</sup> CHCH2 | 100    | _       | ns   |       |
| Clock High Pulse Width       | <sup>t</sup> CHCL2 | 40     |         | ns   |       |
| Clock Low Pulse Width        | <sup>t</sup> CLCH2 | 40     |         | ns   |       |
| Scan Mode Setup Time         | tSS                | 10     |         | ns   | 1     |
| Bypass Mode Setup Time       | t <sub>BS</sub>    | 10     | _       | ns   | 2     |
| Scan Mode Recovery Time      | <sup>t</sup> SR    | 100    | _       | ns   | 3     |
| SCK Low to SE Hold High      | <sup>t</sup> CLMH  | 10     | _       | ns   | 4     |
| SE High to SCK High Setup    | <sup>t</sup> MHCH  | 10     | _       | ns   | 5     |
| SCK High to SE Low Hold Time | <sup>t</sup> CHML  | 10     | _       | ns   | 6     |
| SDI Valid to SCK High Setup  | <sup>t</sup> IVCH  | 10     | _       | ns   |       |
| SCK High to SDI Don't Care   | <sup>t</sup> CHIX  | 10     | —       | ns   |       |
| SCK Low to SDO Valid         | <sup>t</sup> CLOV  | —      | 20      | ns   |       |

NOTES:

1. The minimum delay required between ending normal operation and beginning scan operations.

2. The minimum delay required between ending shift mode and beginning bypass mode.

3. The minimum delay required before restarting normal RAM operation.

4. The minimum delay required before executing a parallel load operation.

5. The minimum delay required between a parallel load operation and a shift.

6. Minimum shift command hold time.

# **BOUNDARY SCAN**

## OVERVIEW

Boundary scan is a simple, non-intrusive scheme that allows verification of electrical continuity for each of a clocked RAMs logically active inputs and I/Os without adversely affecting RAM performance. Boundary scan allows the user to monitor the logic levels applied to each signal I/O on the RAM, and to shift them out in a serial bit stream.

#### OPERATION

Boundary scan requires four signal pins for implementation: Scan Data In (SDI), Scan Data Out (SDO), Scan Clock (SCK, active high), and Scan Enable (SE, active high). Boundary scan provides three modes of operation: (1) normal RAM operation, (2) scan, and (3) bypass. For normal RAM operation, SCK and SE must be held low. The RAM will always return to normal operation immediately after the RAM receives a rising edge of the RAM input clock (K) with SCK and SE held low. To enter scan mode, SCK is activated. The first rising edge of SCK is used to latch in the data on the scan registers. SE is then driven high to disable additional input data from entering the scan registers. Every falling edge of SCK serially shifts data through the scan registers and onto the SDO pin. To enter bypass mode simply exercise SCK with SE held low. In this mode, SDI is sampled on the rising edge of SCK. The level found on SDI is then driven out on SDO on the next falling edge of SCK.



**BOUNDARY SCAN TIMING DIAGRAM** 

## **ORDERING INFORMATION**

(Order by Full Part Number)



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights on the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and **w** are registered trademarks of Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado, 80217. 1-303-675-2140 or 1-800-441-2447 Mfax™: RMFAX0@email.sps.mot.com – TOUCHTONE 1-602-244-6609 Motorola Fax Back System – US & Canada ONLY 1-800-774-1848 – http://sps.motorola.com/mfax/

٥

HOME PAGE: http://motorola.com/sps/

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 1848 2 Dai King Street, Tai Po Industrial Estate, Tao Po, N.T., Hong Kong. 852-26668334

JAPAN: Motorola Japan Ltd.; SPD, Strategic Planning Office, 141,

4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan. 81-3-5487-8488

CUSTOMER FOCUS CENTER: 1-800-521-6274



Mfax is a trademark of Motorola, Inc.

# DOCUMENT EDITS

| Edit # | Rev # | Date     | Page # | Description                                                                                 |
|--------|-------|----------|--------|---------------------------------------------------------------------------------------------|
| 1      | R2    | 12/10/97 | 1      | Revised existing MCM67Q709A datasheet from Rev 1 to Rev 2.                                  |
| 2      | R2    | 12/10/97 | 1      | Second bullet — deleted reference to 12 ns max.                                             |
| 3      | R2    | 12/10/97 | 3      | Recommended Operating Conditions and Supply Currents table — deleted reference to –12 part. |
| 4      | R2    | 12/10/97 | 4      | Read/Write Cycle Timing table — deleted –12 part min and max column.                        |
| 5      | R2    | 12/10/97 | 8      | Boundary Scan Cycle Timing table — deleted –12 part min and max column.                     |
| 6      | R2    | 12/10/97 | 10     | Ordering Information — deleted 12 ns speed and reference to –12 part numbers.               |
| 1      | R3    | 7/19/99  | 3      | Add thermal characterization data.                                                          |
| 1      | R3    | 8/13/99  | -      | Document Complete.                                                                          |