# 64K x 18 Bit Asynchronous/ Latched Address Fast Static RAM

The MCM67A618A is a 1,179,648 bit latched address static random access memory organized as 65,536 words of 18 bits. The device integrates a 64K x 18 SRAM core with advanced peripheral circuitry consisting of address and data input latches, active low chip enable, separate upper and lower byte write strobes, and a fast output enable. This device has increased output drive capability supported by multiple power pins.

Address, data in, and chip enable latches are provided. When latch enables (AL for address and chip enables and DL for data in) are high, the address, data in, and chip enable latches are in the transparent state. If latch enables are tied high the device can be used as an asynchronous SRAM. When latch enables are low the address, data in, and chip enable latches are in the latched state. This input latch simplifies read and write cycles by guaranteeing address and data–in hold time in a simple fashion.

Dual write enables ( $\overline{LW}$  and  $\overline{UW}$ ) are provided to allow individually writeable bytes.  $\overline{LW}$  controls DQ0 – DQ8 (the lower bits) while  $\overline{UW}$  controls DQ9 – DQ17 (the upper bits).

Six pair of power and ground pins have been utilized and placed on the package for maximum performance.

The MCM67A618A will be available in a 52–pin plastic leaded chip carrier (PLCC).

This device is ideally suited for systems that require wide data bus widths, cache memory, and tag RAMs.

- Single 5 V ± 5% Power Supply
- Fast Access Times: 10/12/15 ns Max
- Byte Writeable via Dual Write Enables
- · Separate Data Input Latch for Simplified Write Cycles
- Address and Chip Enable Input Latches
- Common Data Inputs and Data Outputs
- Output Enable Controlled Three–State Outputs
- 3.3 V I/O Compatible
- High Board Density 52–Lead PLCC Package



**MCM67A618A** 

#### PIN ASSIGNMENT



| $\begin{array}{c} A0-A15 \ldots Address \mbox{ Inputs}\\ AL \ldots Address \mbox{ Latch}\\ DL \ldots Data \mbox{ Latch}\\ \overline{LW} \ldots \mbox{ Lower Byte Write Enable}\\ \overline{UW} \ldots \mbox{ Higher Byte Write Enable}\\ \overline{E} \ldots \mbox{ Chip Enable}\\ \overline{G} \ldots \mbox{ Output Enable}\\ DQ0-DQ17 \ldots \mbox{ Data Input/Output}\\ V_{CC} \ldots \mbox{ + 5 V Power Supply}\\ V_{SS} \ldots \mbox{ Ground}\\ \end{array}$ |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

All power supply and ground pins must be connected for proper operation of the device.

#### **BLOCK DIAGRAM**



#### **TRUTH TABLE**

| Ē | LW | ŪW | AL* | DL* | G | Mode                                     | Supply<br>Current | I/O<br>Status |
|---|----|----|-----|-----|---|------------------------------------------|-------------------|---------------|
| Н | Х  | Х  | Х   | Х   | Х | Deselected Cycle                         | ISB               | High–Z        |
| L | Х  | Х  | L   | Х   | Х | Read or Write Using Latched Addresses    | ICC               | —             |
| L | Х  | Х  | Н   | Х   | Х | Read or Write Using Unlatched Addresses  | ICC               | —             |
| L | Н  | н  | Х   | Х   | L | Read Cycle                               | ICC               | Data Out      |
| L | Н  | н  | Х   | Х   | Н | Read Cycle                               | ICC               | High–Z        |
| L | L  | L  | Х   | L   | Х | Write Both Bytes Using Latched Data In   | ICC               | High–Z        |
| L | L  | L  | Х   | Н   | Х | Write Both Bytes Using Unlatched Data In | ICC               | High–Z        |
| L | L  | Н  | Х   | Х   | Х | Write Cycle, Lower Byte                  | ICC               | High–Z        |
| L | Н  | L  | Х   | Х   | Х | Write Cycle, Lower Byte                  | lcc               | High–Z        |

\*E and Addresses satisfy the specified setup and hold times for the falling edge of AL. Data-in satisfies the specified setup and hold times for falling edge of DL.

NOTE: This truth table shows the application of each function. Combinations of these functions are valid.

#### **ABSOLUTE MAXIMUM RATINGS** (Voltages Referenced to V<sub>SS</sub> = 0)

| Rating                                                   | Symbol                             | Value                          | Unit |
|----------------------------------------------------------|------------------------------------|--------------------------------|------|
| Power Supply Voltage                                     | VCC                                | – 0.5 to 7.0                   | V    |
| Voltage Relative to $V_{SS}$ for Any Pin Except $V_{CC}$ | V <sub>in</sub> , V <sub>out</sub> | – 0.5 to V <sub>CC</sub> + 0.5 | V    |
| Output Current (per I/O)                                 | l <sub>out</sub>                   | ± 30                           | mA   |
| Power Dissipation                                        | PD                                 | 1.6                            | W    |
| Temperature Under Bias                                   | T <sub>bias</sub>                  | – 10 to + 85                   | °C   |
| Operating Temperature                                    | TA                                 | 0 to + 70                      | °C   |
| Storage Temperature                                      | T <sub>stg</sub>                   | – 55 to + 125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability. This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high–impedance circuit.

This BiCMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established.

This device contains circuitry that will ensure the output devices are in High–Z at power up.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  5%, T<sub>A</sub> = 0 to + 70°C, Unless Otherwise Noted)

## **RECOMMENDED OPERATING CONDITIONS** (Voltages referenced to $V_{SS} = 0 V$ )

| Parameter                                | Symbol | Min    | Max                     | Unit |
|------------------------------------------|--------|--------|-------------------------|------|
| Supply Voltage (Operating Voltage Range) | VCC    | 4.75   | 5.25                    | V    |
| Input High Voltage                       | VIH    | 2.2    | V <sub>CC</sub> + 0.3** | V    |
| Input Low Voltage                        | VIL    | - 0.5* | 0.8                     | V    |

 $^{*}$  V<sub>IL</sub> (min) = - 0.5 V dc; V<sub>IL</sub> (min) = - 2.0 V ac (pulse width  $\le$  20 ns) for I  $\le$  20.0 mA. \*\* V<sub>IH</sub> (max) = V<sub>CC</sub> + 0.3 V dc; V<sub>IH</sub> (max) = V<sub>CC</sub> + 2.0 V ac (pulse width  $\le$  20 ns) for I  $\le$  20.0 mA.

#### DC CHARACTERISTICS

| Parameter                                                                                                                                                                                                                    | Symbol                     | Min | Max               | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----|-------------------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> )                                                                                                                                                  | l <sub>lkg(l)</sub>        | —   | ± 1.0             | μΑ   |
| Output Leakage Current ( $\overline{G} = V_{IH}$ )                                                                                                                                                                           | l <sub>lkg(O)</sub>        | —   | ± 1.0             | μΑ   |
| AC Standby Current ( $\overline{G}$ = V <sub>IH</sub> , I <sub>OUt</sub> = 0 mA, All Inputs = V <sub>IL</sub> and V <sub>IH</sub> , V <sub>IL</sub> = 0.0 V and V <sub>IH</sub> ≥ 3.0 V, Cycle Time ≥ t <sub>AVAV</sub> min) | ICCA10<br>ICCA12<br>ICCA15 | —   | 290<br>280<br>265 | mA   |
| AC Standby Current ( $\overline{E} = V_{IH}$ , $I_{out} = 0$ mA, All Inputs = $V_{IL}$ and $V_{IH}$ , $V_{IL} = 0.0$ V and $V_{IH} \ge 3.0$ V, Cycle Time $\ge t_{AVAV}$ min)                                                | I <sub>SB1</sub>           | _   | 95                | mA   |
| CMOS Standby Current ( $\overline{E} \ge V_{CC} - 0.2$ , All Inputs $\ge V_{CC} - 0.2$ V or $\le 0.2$ V, f = f <sub>max</sub> )                                                                                              | I <sub>SB2</sub>           | —   | 20                | mA   |
| Output Low Voltage (I <sub>OL</sub> = + 8.0 mA)                                                                                                                                                                              | V <sub>OL</sub>            | —   | 0.4               | V    |
| Output High Voltage (I <sub>OH</sub> = - 4.0 mA)                                                                                                                                                                             | VOH                        | 2.4 | 3.3               | V    |

#### **CAPACITANCE** (f = 1.0 MHz, dV = 3.0 V, $T_A = 25^{\circ}C$ , Periodically Sampled Rather Than 100% Tested)

| Characteristic                                 | Symbol           | Тур | Max | Unit |
|------------------------------------------------|------------------|-----|-----|------|
| Input Capacitance (All Pins Except DQ0 – DQ17) | C <sub>in</sub>  | 4   | 5   | pF   |
| Input/Output Capacitance (DQ0 – DQ17)          | C <sub>I/O</sub> | 6   | 8   | pF   |

# AC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  5%, T<sub>A</sub> = 0 to + 70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level | 1.5 V    |
|------------------------------------------|----------|
| Input Pulse Levels 0                     | to 3.0 V |
| Input Rise/Fall Time                     | 3 ns     |

| ASYNCHRONOUS READ C | CYCLE TIMING | (See Notes 1 and 2) |
|---------------------|--------------|---------------------|
|---------------------|--------------|---------------------|

|                                                                                                                                  |                                                                                  |                  | 618A-10       | MCM67A           | 618A–12       | MCM67A           | 618A–15       |      |       |
|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|------------------|---------------|------------------|---------------|------------------|---------------|------|-------|
| Parameter                                                                                                                        | Symbol                                                                           | Min              | Max           | Min              | Max           | Min              | Max           | Unit | Notes |
| Read Cycle Times                                                                                                                 | t <sub>AVAV</sub>                                                                | 10               | —             | 12               | —             | 15               | —             | ns   | 3     |
| Access Times:<br>Address Valid to Output Valid<br>Ē Low to Output Valid<br>Output Enable Low to Output Valid                     | <sup>t</sup> AVQV<br><sup>t</sup> ELQV<br><sup>t</sup> GLQV                      |                  | 10<br>10<br>5 |                  | 12<br>12<br>6 |                  | 15<br>15<br>7 | ns   | 4     |
| Output Hold from Address Change                                                                                                  | <sup>t</sup> AXQX                                                                | 4                | —             | 4                | —             | 4                | —             | ns   |       |
| Output Buffer Control:<br>Ē Low to Output Active<br>G Low to Output Active<br>Ē High to Output High–Z<br>G High to Output High–Z | <sup>t</sup> ELQX<br><sup>t</sup> GLQX<br><sup>t</sup> EHQZ<br><sup>t</sup> GHQZ | 3<br>1<br>2<br>2 | <br>5<br>5    | 3<br>1<br>2<br>2 | <br>6<br>6    | 3<br>1<br>2<br>2 | <br>7<br>7    | ns   | 5     |
| Power Up Time                                                                                                                    | <sup>t</sup> ELICCA                                                              | 0                | —             | 0                | —             | 0                | —             | ns   |       |

NOTES:

1. AL and DL are equal to  $V_{\mbox{\scriptsize IH}}$  for all asynchronous cycles.

2. Both Write Enable signals ( $\overline{LW}$ ,  $\overline{UW}$ ) are equal to V<sub>IH</sub> for all read cycles.

3. All read cycle timing is referenced from the last valid address to the first transitioning address.

4. Addresses valid prior to or coincident with  $\overline{E}$  going low.

5. Transition is measured ± 500 mV from steady–state voltage with output load of Figure 1b. This parameter is sampled and not 100% tested. At any given voltage and temperature, tEHQZ is less than tELQX and tGHQZ is less than tGLQX for a given device.











#### ASYNCHRONOUS WRITE CYCLE TIMING (See Notes 1, 2, and 3)

|                                                                                                                                                                       |                                                                                                                            | MCM67A618A-10 MCM67A618A-12 MCM67 |      | MCM67A                    | 618A–15 |                            |                |      |                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------|---------------------------|---------|----------------------------|----------------|------|----------------|
| Parameter                                                                                                                                                             | Symbol                                                                                                                     | Min                               | Max  | Min                       | Max     | Min                        | Max            | Unit | Notes          |
| Write Cycle Times                                                                                                                                                     | <sup>t</sup> AVAV                                                                                                          | 10                                | —    | 12                        | —       | 15                         | _              | ns   | 4              |
| Setup Times: Address Valid to End of Write<br>Address Valid to E High<br>Address Valid to W Low<br>Address Valid to E Low<br>DataValid to W High<br>Data Valid E High | <sup>t</sup> AVWH<br><sup>t</sup> AVEH<br><sup>t</sup> AVWL<br><sup>t</sup> AVEL<br><sup>t</sup> DVWH<br><sup>t</sup> DVEH | 9<br>9<br>0<br>5<br>5             |      | 10<br>10<br>0<br>6<br>6   |         | 13<br>13<br>0<br>7<br>7    |                | ns   |                |
| Hold Times:<br>W High to Address Invalid<br>E High to Address Invalid<br>W High to Data Invalid<br>E High to Data Invalid                                             | <sup>t</sup> WHAX<br><sup>t</sup> EHAX<br><sup>t</sup> WHDX<br><sup>t</sup> EHDX                                           | 0<br>0<br>0<br>0                  | <br> | 0<br>0<br>0<br>0          | <br>    | 0<br>0<br>0<br>0           |                | ns   |                |
| Write Pulse Width: Write Pulse Width (G Low)<br>Write Pulse Width (G High)<br>Write Pulse Width<br>Enable to End of Write<br>Enable to End of Write                   | <sup>t</sup> WLWH<br><sup>t</sup> WLWH<br><sup>t</sup> WLEH<br><sup>t</sup> ELWH<br><sup>t</sup> ELEH                      | 9<br>8<br>9<br>9<br>9             | <br> | 10<br>9<br>10<br>10<br>10 | <br>    | 13<br>12<br>13<br>13<br>13 | <br> <br> <br> | ns   | 5<br>6<br>5, 6 |
| Output Buffer Control: $\overline{W}$ High to Output Active $\overline{W}$ Low to Output High–Z                                                                       | <sup>t</sup> WHQX<br><sup>t</sup> WLQZ                                                                                     | 3                                 | 5    | 3                         | 6       | 3                          | 9              | ns   | 7<br>7, 8      |

NOTES:

1. In setup and hold times, W (write) refers to either one or both byte write enables  $\overline{LW}$  and  $\overline{UW}$ .

2. AL and DL are equal to VIH for all asynchronous cycles.

3. Both Write Enables must be equal to  $V_{\mbox{\scriptsize IH}}$  for all address transitions.

4. All write cycle timing is referenced from the last valid address to the first transitioning address.

5. If  $\overline{E}$  goes high coincident with or before  $\overline{W}$  goes high the output will remain in a high impedance state.

6. If  $\overline{E}$  goes low coincident with or after  $\overline{W}$  goes low the output will remain in a high impedance state.

7. Transition is measured  $\pm$  500 mV from steady-state voltage with output load of Figure 1b. This parameter is sampled and not 100% tested. At any given voltage and temperature, t<sub>WLQZ</sub> is less than t<sub>WHQX</sub> for a given device.

8. If G goes low coincident with or after W goes low the output will remain in a high impedance state.

## **ASYNCHRONOUS WRITE CYCLE**



#### LATCHED READ CYCLE TIMING (See Notes 1 and 2)

|                                                                                                                                                                                          |                                                                                                                               | MCM67A                     | 618A-10             | MCM67A                     | 618A-12             | MCM67A                     | 618A–15             |      |        |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------|----------------------------|---------------------|----------------------------|---------------------|------|--------|
| Parameter                                                                                                                                                                                | Symbol                                                                                                                        | Min                        | Max                 | Min                        | Max                 | Min                        | Max                 | Unit | Notes  |
| Read Cycle Times                                                                                                                                                                         | t <sub>AVAV</sub>                                                                                                             | 10                         | —                   | 12                         | —                   | 15                         | —                   | ns   | 3      |
| Access Times:<br>Address Valid to Output Valid<br>Ē Low to Output Valid<br>AL High to Output Valid<br>Output Enable Low to Output Valid                                                  | <sup>t</sup> AVQV<br><sup>t</sup> ELQV<br><sup>t</sup> ALHQV<br><sup>t</sup> GLQV                                             | <br>                       | 10<br>10<br>10<br>5 | <br><br>                   | 12<br>12<br>12<br>6 | <br><br>                   | 15<br>15<br>15<br>7 | ns   | 3<br>4 |
| Setup Times:<br>Address Valid to AL Low<br>Ē Valid to AL Low<br>Address Valid to AL High<br>Ē Valid to AL High                                                                           | <sup>t</sup> AVALL<br><sup>t</sup> EVALL<br><sup>t</sup> AVALH<br><sup>t</sup> EVALH                                          | 2<br>2<br>0<br>0           | <br><br>            | 2<br>2<br>0<br>0           | <br><br>            | 2<br>2<br>0<br>0           | <br>                | ns   | 4 4    |
| Hold Times:<br>AL Low to Address Invalid<br>AL Low to $\overline{E}$ Invalid                                                                                                             | <sup>t</sup> ALLAX<br><sup>t</sup> ALLEX                                                                                      | 2<br>2                     | _                   | 2<br>2                     | _                   | 3<br>3                     |                     | ns   | 4      |
| Output Hold:<br>Address Invalid to Output Invalid<br>AL High to Output Invalid                                                                                                           | <sup>t</sup> AXQX<br><sup>t</sup> ALHQX1                                                                                      | 4<br>4                     | _                   | 4<br>4                     | _                   | 4<br>4                     |                     | ns   |        |
| Address Latch Pulse Width                                                                                                                                                                | <sup>t</sup> ALHALL                                                                                                           | 5                          | —                   | 5                          | -                   | 5                          | —                   | ns   |        |
| Output Buffer Control:<br>E Low to Output Active<br>G Low to Output Active<br>AL High to Output Active<br>E High to Output High–Z<br>AL High to Output High–Z<br>G High to Output High–Z | <sup>t</sup> ELQX<br><sup>t</sup> GLQX<br><sup>t</sup> ALHQX2<br><sup>t</sup> EHQZ<br><sup>t</sup> ALHQZ<br><sup>t</sup> GHQZ | 3<br>1<br>3<br>2<br>2<br>2 | 5<br>5<br>5         | 3<br>1<br>3<br>2<br>2<br>2 | <br> <br>6<br>6     | 3<br>1<br>3<br>2<br>2<br>2 | <br><br>9<br>7      | ns   | 5      |

NOTES:

1. Both Write Enable Signals ( $\overline{LW}$ ,  $\overline{UW}$ ) are equal to V<sub>IH</sub> for all read cycles.

2. All read cycle timing is referenced from the last valid address to the first transitioning address.

3. Addresses valid prior to or coincident with  $\overline{E}$  going low.

4. All latched inputs must meet the specified setup and hold times with stable logic levels for ALL falling edges of address latch (AL) and data latch (DL).

5. Transition is measured  $\pm$  500 mV from steady-state voltage with output load of Figure 1b. This parameter is sampled and not 100% tested. At any given voltage and temperature, t<sub>EHQZ</sub> is less than t<sub>ELQX</sub> and t<sub>ALHQZ</sub> is less than t<sub>GLQX</sub> and t<sub>GLQX</sub> for a given device.

# LATCHED READ CYCLES



#### LATCHED WRITE CYCLE TIMING (See Notes 1, 2, and 3)

|                                         |                     | MCM67 | A618A-10 | MCM67A | 618A-12 | MCM67A | 618A–15 |      |       |
|-----------------------------------------|---------------------|-------|----------|--------|---------|--------|---------|------|-------|
| Parameter                               | Symbol              | Min   | Max      | Min    | Max     | Min    | Max     | Unit | Notes |
| Write Cycle Times:                      | t <sub>AVAV</sub>   | 10    | _        | 12     | _       | 15     | —       | ns   | 4     |
| Address Valid to Address Valid          |                     |       |          |        |         |        |         |      |       |
| Setup Times:                            |                     | 1     |          |        |         |        |         | ns   |       |
| Address Valid to End of Write           | tavwh               | 9     | _        | 10     | —       | 13     | _       |      |       |
| Address Valid to End of Write           | <sup>t</sup> AVEH   | 9     | -        | 10     | —       | 13     | —       |      |       |
| E Valid to AL Low                       | <sup>t</sup> EVALL  | 2     | -        | 2      | —       | 2      | —       |      |       |
| Address Valid to AL Low                 | <sup>t</sup> AVALL  | 2     | -        | 2      | —       | 2      | —       |      |       |
| E Valid to AL High                      | <sup>t</sup> EVALH  | 0     | -        | 0      | —       | 0      | —       |      |       |
| Address Valid to AL High                | <sup>t</sup> AVALH  | 0     | -        | 0      | —       | 0      | —       |      |       |
| AL High to $\overline{W}$ Low           | <sup>t</sup> ALHWL  | 0     | -        | 0      | —       | 0      | —       |      |       |
| Address Valid to $\overline{W}$ Low     | <sup>t</sup> AVWL   | 0     | -        | 0      | —       | 0      | —       |      |       |
| Address Valid to $\overline{E}$ Low     | <sup>t</sup> AVEL   | 0     | -        | 0      | —       | 0      | —       |      |       |
| Data Valid to DL Low                    | <sup>t</sup> DVDLL  | 2     | -        | 2      | —       | 2      | —       |      |       |
| Data Valid to $\overline{W}$ High       | <sup>t</sup> DVWH   | 5     | -        | 6      | —       | 7      | —       |      |       |
| Data Valid to $\overline{E}$ High       | <sup>t</sup> DVEH   | 5     | -        | 6      | —       | 7      | —       |      |       |
| DL High to W High                       | <sup>t</sup> DLHWH  | 5     | -        | 6      | —       | 7      | —       |      |       |
| DL High to $\overline{E}$ High          | <sup>t</sup> DLHEH  | 5     | —        | 6      | —       | 7      | —       |      |       |
| Hold Times:                             |                     |       |          |        |         |        |         | ns   |       |
| AL Low to $\overline{E}$ High           | <sup>t</sup> ALLEH  | 2     | l _      | 2      | _       | 3      | _       |      | 4     |
| AL Low to Address Invalid               | tALLAX              | 2     | _        | 2      | —       | 3      | —       |      | 4     |
| DL Low to Data Invalid                  | <sup>t</sup> DLLDX  | 2     | _        | 2      | —       | 3      | _       |      |       |
| W High to Address Invalid               | tWHAX               | 0     | _        | 0      | —       | 0      | —       |      |       |
| E High to Address Invalid               | <sup>t</sup> EHAX   | 0     | _        | 0      | —       | 0      | —       |      |       |
| $\overline{W}$ High to Data Invalid     | tWHDX               | 0     | -        | 0      | —       | 0      | _       |      |       |
| E High to Data Invalid                  | tEHDX               | 0     | -        | 0      | —       | 0      | _       |      |       |
| W High to DL High                       | tWHDLH              | 0     | -        | 0      | —       | 0      | _       |      |       |
| E High to DL High                       | <sup>t</sup> EHDLH  | 0     | _        | 0      | —       | 0      | —       |      |       |
| W High to AL High                       | <sup>t</sup> WHALH  | 0     | -        | 0      | —       | 0      | —       |      |       |
| Write Pulse Width:                      |                     |       |          |        |         |        |         | ns   |       |
| AL High to $\overline{W}$ High          | <sup>t</sup> ALHWH  | 9     | _        | 10     | _       | 13     | _       | _    | 5     |
| Write Pulse Width ( $\overline{G}$ Low) | tWLWH               | 9     | l _      | 10     | _       | 13     | _       |      |       |
| Write Pulse Width (G High)              | tWLWH               | 8     | _        | 9      | —       | 12     | _       |      |       |
| Write Pulse Width                       | tWLEH               | 9     | _        | 10     | _       | 13     | _       |      | 6     |
| Enable to End of Write                  | tELWH               | 9     | _        | 10     | —       | 13     | _       |      | 7     |
| Enable to End of Write                  | <sup>t</sup> ELEH   | 9     | -        | 10     | —       | 13     | —       |      | 6, 7  |
| Address Latch Pulse Width               | <sup>t</sup> ALHALL | 5     | -        | 5      | _       | 5      | _       | ns   | 4     |
| Output Buffer Control:                  |                     |       |          |        |         |        |         | ns   |       |
| $\overline{W}$ High to Output Active    | <sup>t</sup> WHQX   | 3     | _        | 3      | _       | 3      |         |      | 8     |
| W Low to Output High–Z                  | tWLQZ               | _     | 5        | _      | 6       | _      | 9       |      | 8,9   |

NOTES:

1. W (write) refers to either one or both byte write enables ( $\overline{LW}$ ,  $\overline{UW}$ ).

2. A write occurs during the overlap of  $\overline{\mathsf{E}}$  low and  $\overline{\mathsf{W}}$  low.

3. Both Write Enables must be equal to  $V_{IH}$  for all address transitions.

4. All write cycle timing is referenced from the last valid address to the first transitioning address.

5. All latched inputs must meet the specified setup and hold times with stable logic levels for ALL falling edges of address latch (AL) and data latch (DL).

6. If  $\overline{E}$  goes high coincident with or before  $\overline{W}$  goes high the output will remain in a high impedance state.

7. If E goes low coincident with or after W goes low the output will remain in a high impedance state.

8. Transition is measured  $\pm$  500 mV from steady-state voltage with output load of Figure 1b. This parameter is sampled and not 100% tested. At any given voltage and temperature, t<sub>WLQZ</sub> is less than t<sub>WHQX</sub> for a given device.

9. If  $\overline{G}$  goes low coincident with or after  $\overline{W}$  goes low the output will remain in a high impedance state.

#### LATCHED WRITE CYCLES



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights on the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and **(Motorola** are registered trademarks of Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### PACKAGE DIMENSIONS

#### FN PACKAGE 52–LEAD PLCC CASE 778–02



#### NOTES:

- 1. DUE TO SPACE LIMITATION, CASE 778-02 SHALL BE REPRESENTED BY A GENERAL (SMALLER) CASE OUTLINE DRAWING RATHER THAN SHOWING ALL 52
- LEADS. 2. DATUMS -L-, -M-, AND -N- DETERMINED WHERE TOP OF LEAD SHOULDER EXITS PLASTIC BODY AT MOLD PARTING I INF
- PARTING LINE. 3. DIM G1, TRUE POSITION TO BE MEASURED AT DATUM -T-, SEATING PLANE.
- SEATING PLANE. 4. DIM R AND U DO NOT INCLUDE MOLD FLASH.
- ALLOWABLE MOLD FLASH IS 0.010 (0.250) PER SIDE. 5. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M,
- 1982.
- 6. CONTROLLING DIMENSION: INCH.
- 5. OOTTICELEND DIMENSIONE INDIT.
  7. THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM BY UP TO 0.012 (0.300). DIMENSIONS R AND U ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, TIE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY.
- FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. 8. DIMENSION H DOES NOT INCLUDE DAMBAR PROTRUSION OR INTRUSION. THE DAMBAR PROTRUSION (S) SHALL NOT CAUSE THE H DIMENSION TO BE GREATER THAN 0.037 (0.940). THE DAMBAR INTRUSION(S) SHALL NOT CAUSE THE H DIMENSION TO BE SMALLER THAN 0.025 (0.635).

|     | INCHES    |       | MILLIMETERS |       |
|-----|-----------|-------|-------------|-------|
| DIM | MIN       | MAX   | MIN         | MAX   |
| Α   | 0.785     | 0.795 | 19.94       | 20.19 |
| B   | 0.785     | 0.795 | 19.94       | 20.19 |
| C   | 0.165     | 0.180 | 4.20        | 4.57  |
| E   | 0.090     | 0.110 | 2.29        | 2.79  |
| F   | 0.013     | 0.019 | 0.33        | 0.48  |
| G   | 0.050 BSC |       | 1.27 BSC    |       |
| H   | 0.026     | 0.032 | 0.66        | 0.81  |
| J   | 0.020     | -     | 0.51        | -     |
| K   | 0.025     | -     | 0.64        | -     |
| R   | 0.750     | 0.756 | 19.05       | 19.20 |
| U   | 0.750     | 0.756 | 19.05       | 19.20 |
| V   | 0.042     | 0.048 | 1.07        | 1.21  |
| W   | 0.042     | 0.048 | 1.07        | 1.21  |
| X   | 0.042     | 0.056 | 1.07        | 1.42  |
| Y   | -         | 0.020 | -           | 0.50  |
| Z   | 2°        | 10°   | 2°          | 10°   |
| G1  | 0.710     | 0.730 | 18.04       | 18.54 |
| K1  | 0.040     | _     | 1.02        | _     |

#### How to reach us:

USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado, 80217. 1-303-675-2140 or 1-800-441-2447 Mfax™: RMFAX0@email.sps.mot.com – TOUCHTONE 1-602-244-6609 Motorola Fax Back System – US & Canada ONLY 1-800-774-1848 – http://sps.motorola.com/mfax/

HOME PAGE: http://motorola.com/sps/



Mfax is a trademark of Motorola, Inc.

JAPAN: Motorola Japan Ltd.; SPD, Strategic Planning Office, 141, 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan. 81-3-5487-8488 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tao Po, N.T., Hong Kong. 852-26629298

CUSTOMER FOCUS CENTER: 1-800-521-6274

 $\diamond$