# Advance Information

# **Switching Power Supply with Linear Regulators**

The 33997 is a medium-power, multi-output power supply integrated circuit that is capable of operating over a wide input voltage range, from 6.0 V up to 26.5 V with 40 V transient capability. It incorporates a sensorless current mode control step-down switching controller regulating directly to 5.0 V. The 3.3 V linear regulator uses an external pass transistor to reduce the 33997 power dissipation. The 33997 also provides a 3.3 V linear standby regulator and two 5.0 V sensor supply outputs protected by internal low-resistance LDMOS transistors.

There are two separate enable pins for the main and sensor supply outputs and standard supervisory functions such as resets with power-up reset delay.

The 33997 provides proper power supply sequencing for advanced microprocessor architectures such as the Motorola MPC5xx and 683xx microprocessor families.

#### **Features**

- Operating Voltage Range 6.0 V up to 26.5 V (40 V transient)
- Step-Down Switching Regulator Output V<sub>DDH</sub> = 5.0 V @ 1400 mA (total)
- Linear Regulator with External Pass Transistor V<sub>DDL</sub> = 3.3 V @ 400 mA
- Low-Power Standby Linear Regulator V<sub>KAM</sub> = 3.3 V @ 10 mA
- Two 5.0 V @ 200 mA (typical) Sensor Supplies V<sub>REF</sub> Protected Against Short-to-Battery and Short-to-Ground with Retry Capability
- Undervoltage Shutdown on the V<sub>DDL</sub>, V<sub>DDH</sub> Outputs with Retry Capability
- Reset Signals
- Power-Up Delay
- Enable Pins for Main Supplies (EN) and Sensor Supplies (SNSEN)
- Power Sequencing for Advanced Microprocessor Architectures
- SOIC-24WB Package

# 33997

# POWER SUPPLY INTEGRATED CIRCUIT



#### **ORDERING INFORMATION**

| Device       | Temperature<br>Range (T <sub>A</sub> ) | Package  |  |
|--------------|----------------------------------------|----------|--|
| MC33997DW/R2 | -40°C to 125°C                         | 24 SOICW |  |



This document contains certain information on a new product. Specifications and information herein are subject to change without notice.







Figure 1. 33997 Simplified Block Diagram



## PIN FUNCTION DESCRIPTION

| Pin   | Pin Name            | Description                                                                                                                                                                                                                                                                                 |
|-------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | VKAMOK              | Keep-Alive Output Monitoring. This pin is an "open-drain" output that will be used with a discrete pull-up resistor to V <sub>KAM</sub> . When the supply voltage to the 33997 is disconnected or lost, the VKAMOK signal goes low.                                                         |
| 2     | KA_V <sub>PWR</sub> | Keep Alive Power Supply Pin. This supply pin is used in modules that have both direct battery connections and ignition switch activated connections.                                                                                                                                        |
| 3     | C <sub>RES</sub>    | Reservoir Capacitor. This pin is tied to an external "reservoir capacitor" for the internal charge pump.                                                                                                                                                                                    |
| 4     | V <sub>PWR</sub>    | Power Supply Pin. Main power input to the IC. This pin is directly connected to the switching regulator power MOSFET. In automotive applications this pin must be protected against reverse battery conditions by an external diode.                                                        |
| 5–8   | GND                 | Ground of the integrated circuit.                                                                                                                                                                                                                                                           |
| 9     | V <sub>SW</sub>     | Internal P-Channel Power MOSFET Drain. V <sub>SW</sub> is the "switching node" of the voltage buck converter. This pin is connected to the V <sub>PWR</sub> pin by an integrated p-channel MOSFET.                                                                                          |
| 10    | PWROK               | Power OK Reset Pin. This pin is an "open-drain" output that will be used with a discrete pull-up resistor to $V_{KAM}$ , $V_{DDH}$ , or $V_{DDL}$ . When either $V_{DDH}$ or $V_{DDL}$ output voltage goes out of the regulation limits this pin is pulled down.                            |
| 11    | FBKB                | Step-Down Switching Regulator Feedback Pin. The FBKB pin is the V <sub>DDH</sub> feedback signal for the switching regulator.                                                                                                                                                               |
| 12    | V <sub>SUM</sub>    | Error Amplifier "Summing Node". The V <sub>SUM</sub> pin is connected to the inverting input of the error amplifier. This node is also the "common" point of the integrated feedback resistor divider.                                                                                      |
| 13    | DRVL                | Drive for $V_{DDL}$ (3.3 V) Regulator. The DRVL pin drives the base of an external NPN pass transistor for the $V_{DDL}$ linear post regulator. The collector of the VDDL pass transistor is connected to $V_{DDH}$ . An example of a suitable pass transistor is BCP68.                    |
| 14    | FBL                 | Feedback for $V_{DDL}$ (3.3 V) Regulator. The FBL pin is the voltage feedback sense signal from the $V_{DDL}$ (3.3 V) linear post regulator.                                                                                                                                                |
| 15    | V <sub>DDH</sub>    | V <sub>DDH</sub> is an input supply pin providing power for the buffered sensor supplies and the drive circuitry for the 3.3 V linear power regulator. The V <sub>DDH</sub> pin is supplied from the switching regulator output, capable of providing 5.0 V @ 1400 mA total output current. |
| 16    | V <sub>REF2</sub>   | Sensor Supply #2 Output. The V <sub>REF2</sub> pin is sensor supply output #2.                                                                                                                                                                                                              |
| 17–20 | GND                 | Ground of the integrated circuit.                                                                                                                                                                                                                                                           |
| 21    | V <sub>REF1</sub>   | Sensor Supply #1 Output. The V <sub>REF1</sub> pin is sensor supply output #1.                                                                                                                                                                                                              |

# PIN FUNCTION DESCRIPTION (continued)

| Pin | Pin Name         | Description                                                                                                                                                                                   |
|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22  | SNSEN            | Sensor Supply Enable Input. The SNSEN pin is an input, which enables the $V_{REF1}$ and $V_{REF2}$ supplies. It allows the control module hardware/software to shut down the sensor supplies. |
| 23  | EN               | Enable Input. The EN pin is an input, which enables the main switching regulator and all other functions. When this pin is low, the power supply is in a low quiescent state.                 |
| 24  | V <sub>KAM</sub> | Keep-Alive (standby) 3.3 V Regulator Output. This is a 3.3 V low quiescent, low dropout regulator for Keep Alive memory.                                                                      |

#### **MAXIMUM RATINGS**

All voltages are with respect to ground unless otherwise noted.

| Rating                                                         | Symbol              | Value       | Unit |
|----------------------------------------------------------------|---------------------|-------------|------|
| Main Supply Voltage                                            | V <sub>PWR</sub>    | -0.3 to 45  | V    |
| Keep-Alive Supply Voltage                                      | KA_V <sub>PWR</sub> | -0.3 to 45  | V    |
| Switching Node                                                 | V <sub>SW</sub>     | -0.5 to 45  | V    |
| 5.0 V Input Power                                              | V <sub>DDH</sub>    | -0.3 to 6.0 | V    |
| Sensor Supply                                                  | V <sub>REF1</sub>   | -0.3 to 18  | V    |
|                                                                | V <sub>REF2</sub>   | -0.3 to 18  |      |
| Keep-Alive Supply Voltage                                      | V <sub>KAM</sub>    | -0.3 to 6.0 | V    |
| Maximum Voltage at Logic I/O Pins                              | EN                  | -0.3 to 6.0 | V    |
|                                                                | SNSEN               | -0.3 to 6.0 |      |
|                                                                | PWROK               | -0.3 to 6.0 |      |
|                                                                | VKAMOK              | -0.3 to 6.0 |      |
| Charge Pump Reservoir Capacitor Voltage                        | C <sub>RES</sub>    | -0.3 to 18  | V    |
| Error Amplifier Summing Node                                   | V <sub>SUM</sub>    | -0.3 to 6.0 | V    |
| Switching Regulator Output Feedback                            | FBKB                | -0.3 to 6.0 | V    |
| V <sub>DDL</sub> Base Drive                                    | DRVL                | -0.3 to 6.0 | V    |
| V <sub>DDL</sub> Feedback                                      | FBL                 | -0.3 to 6.0 | V    |
| ESD Voltage                                                    |                     |             | V    |
| Human Body Model (all pins) (Note 1)                           | V <sub>ESD1</sub>   | ±500        |      |
| Machine Model (all pins) (Note 2)                              | V <sub>ESD2</sub>   | ±100        |      |
| Power Dissipation (T <sub>A</sub> = 25°C) (Note 3)             | P <sub>D</sub>      | 800         | mW   |
| Thermal Resistance, Junction to Ambient (Note 4), (Note 5)     | $R_{\theta J-A}$    | 60          | °C/W |
| Thermal Resistance, Junction to Board (Note 6)                 | $R_{	heta J-B}$     | 20          | °C/W |
| Operational Package Temperature [Ambient Temperature] (Note 7) | T <sub>A</sub>      | -40 to 125  | °C   |
| Operational Junction Temperature                               | T <sub>J</sub>      | -40 to 150  | °C   |
| Storage Temperature                                            | T <sub>STG</sub>    | -55 to 150  | °C   |
| Lead Soldering Temperature (Note 8)                            | T <sub>S</sub>      | 260         | °C   |

- 1. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP}$ =100 pF,  $R_{ZAP}$ =1500  $\Omega$ ).
- 2. ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP}$ =200 pF,  $R_{ZAP}$ =0  $\Omega$ )
- 3. Maximum power dissipation at indicated junction temperature.
- 4. Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 5. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.
- 6. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 7. The limiting factor is junction temperature, taking into account the power dissipation, thermal resistance, and heat sinking.
- 8. Lead soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.

#### STATIC ELECTRICAL CHARACTERISTICS

Characteristics noted under conditions  $9.0 \text{ V} \le \text{V}_{PWR} \le 16 \text{ V}$ ,  $-40^{\circ}\text{C} \le \text{T}_{J} = \text{T}_{A} \le 125^{\circ}\text{C}$ , using the typical application circuit (see Figure 8) unless otherwise noted. Typical values noted reflect the approximate parameter mean at  $\text{T}_{A} = 25^{\circ}\text{C}$  under nominal conditions unless otherwise noted.

| Characteristic                                                                                                                                                                                     | Symbol                                     | Min        | Тур    | Max        | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------|--------|------------|------|
| GENERAL                                                                                                                                                                                            |                                            |            |        |            | •    |
| Supply Voltage Range  Normal Operating Voltage Range (Note 9)  Extended Operating Voltage Range (Note 9)                                                                                           | V <sub>PWR(N)</sub><br>V <sub>PWR(E)</sub> | 6.0<br>18  | -<br>- | 18<br>26.5 | V    |
| Maximum Transient Voltage - Load Dump (Note 10)                                                                                                                                                    | V <sub>PWR(LD)</sub>                       | -          | _      | 40         | V    |
| V <sub>PWR</sub> Supply Current<br>EN = 5.0 V, V <sub>PWR</sub> = 14 V, No Loads                                                                                                                   | I <sub>VPWR</sub>                          | 25         | -      | 150        | mA   |
| V <sub>PWR</sub> Quiescent Supply Current<br>EN = 0 V, V <sub>PWR</sub> = 12 V                                                                                                                     | I <sub>Q_VPWR</sub>                        | 5.0        | -      | 15         | μА   |
| $KA_{VPWR}$ Supply Current,<br>EN = 5.0 V, $KA_{VPWR}$ = 14 V, No Load on $V_{KAM}$                                                                                                                | I <sub>KAVPWR</sub>                        | 0.5        | -      | 3.0        | mA   |
| KA_V <sub>PWR</sub> Quiescent Supply Current<br>EN = 0 V, KA_V <sub>PWR</sub> = 12 V                                                                                                               | I <sub>Q_KAVPWR</sub>                      | 50         | -      | 350        | μА   |
| BUCK REGULATOR V <sub>DDH</sub>                                                                                                                                                                    |                                            |            | •      |            | •    |
| Buck Converter Output Voltage I <sub>VDDH</sub> = 200 mA to 1.4 A, V <sub>PWR</sub> = KA_V <sub>PWR</sub> = 14 V                                                                                   | V <sub>DDH</sub>                           | 4.9        | -      | 5.1        | V    |
| Buck Converter Output Voltage I <sub>VDDH</sub> = 1.4 A, V <sub>PWR</sub> = KA_V <sub>PWR</sub> = 6.0 V                                                                                            | V <sub>DDH</sub>                           | 4.9        | -      | 5.1        | V    |
| $V_{DDH}$ Line Regulation $V_{PWR} = KA_{VPWR} = 10 \text{ V to } 14 \text{ V, } I_{VDDH} = 200 \text{ mA}$                                                                                        | RegLn <sub>VDDH</sub>                      | -20        | _      | 30         | mV   |
| $V_{DDH}$ Load Regulation $V_{PWR} = KA_V_{PWR} = 14 \text{ V, } I_{VDDH} = 200 \text{ mA to } 1.4 \text{ A}$ $V_{PWR} = KA_V_{PWR} = 6.0 \text{ V, } I_{VDDH} = 200 \text{ mA to } 1.4 \text{ A}$ | RegLd <sub>VDDH</sub>                      | -20<br>-20 | -<br>- | 20<br>20   | mV   |
| $V_{\rm DDH}$ Active Discharge Resistance<br>$V_{\rm PWR}$ = KA_ $V_{\rm PWR}$ = 14 V, EN = 0 V, $I_{\rm VDDH}$ = 10 mA                                                                            | R <sub>HDisch</sub>                        | 1.0        | _      | 15         | Ω    |
| P-CHANNEL MOSFET                                                                                                                                                                                   |                                            |            |        |            |      |
| Drain-Source Breakdown Voltage—Not Tested (Note 11)                                                                                                                                                | BV <sub>DSS</sub>                          | 45         | _      | _          | V    |
| Drain-Source Current Limit—Not Tested (Note 11)                                                                                                                                                    | Isc <sub>SW1</sub>                         | _          | -7.0   | -          | Α    |

- 9. V<sub>DDH</sub> is fully functional when the 33997 is operating at higher battery voltages, but these parameters are not tested. The test condition as are: a) V<sub>DDH</sub> must be between 4.9 V and 5.1 V (200 mA to 1.4 A) for V<sub>PWR</sub> = 14 V to 18 V.
  - b)  $V_{DDH}$  must be between 4.8 V and 5.5 V (200 mA to 1.4 A) for  $V_{PWR}$  = 18 V to 26.5 V.
- 10. Part can survive, but no parameters are guaranteed.
- 11. Guaranteed by design but not production tested.

# STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions 9.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  16 V, -40°C  $\leq$  T<sub>J</sub> = T<sub>A</sub>  $\leq$  125°C, using the typical application circuit (see <u>Figure 8</u>) unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                                                                                                                                                                                                                                | Symbol                | Min                      | Тур         | Max                      | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------|-------------|--------------------------|------|
| LINEAR REGULATOR V <sub>DDL</sub>                                                                                                                                                                                                                                                             |                       |                          |             |                          |      |
| V <sub>DDL</sub> Output Voltage<br>V <sub>PWR</sub> = KA_V <sub>PWR</sub> = 14 V, I <sub>VDDL</sub> = 200 mA                                                                                                                                                                                  | V <sub>DDL</sub>      | 3.15                     | _           | 3.45                     | V    |
| $V_{DDL}$ Line Regulation $V_{DDH} = 4.8 \text{ V to } 5.2 \text{ V}, I_{VDDL} = 400 \text{ mA}$                                                                                                                                                                                              | RegLn <sub>VDDL</sub> | -70                      | _           | 70                       | mV   |
| $V_{DDL}$ Load Regulation $V_{PWR}$ = KA_ $V_{PWR}$ = 14 V, $I_{VDDL}$ = 10 mA to 400 mA                                                                                                                                                                                                      | RegLd <sub>VDDL</sub> | -70                      | _           | 70                       | mV   |
| DRVL Output Current  V <sub>PWR</sub> = KA_V <sub>PWR</sub> = 14 V, VDRVL = 1.0 V                                                                                                                                                                                                             | I <sub>DRVL</sub>     | 5.0                      | 11          | 25                       | mA   |
| $V_{DDL}$ Active Discharge Resistance $V_{PWR}$ = KA_ $V_{PWR}$ = 14 V, EN = 0 V, $I_{FBL}$ = 10 mA                                                                                                                                                                                           | R <sub>LDisch</sub>   | 1.0                      | _           | 10                       | Ω    |
| $V_{DDH}$ to $V_{DDL}$ Active Clamp Resistance $V_{PWR}$ = KA_ $V_{PWR}$ = 14 V, EN = 0 V, $I_{VDDH}$ = 50 mA, $V_{FBKB}$ = 0 V                                                                                                                                                               | R <sub>CLAMP</sub>    | 0.6                      | _           | 10                       | Ω    |
| V <sub>DDL</sub> Output Capacitor Capacitance (Note 12)                                                                                                                                                                                                                                       | C <sub>VDDL</sub>     | -                        | 68          | _                        | μF   |
| V <sub>DDL</sub> Output Capacitor ESR (Note 12)                                                                                                                                                                                                                                               | ESR <sub>VDDL</sub>   | -                        | 0.125       | _                        | Ω    |
| KEEP-ALIVE (STANDBY) REGULATOR V <sub>KAM</sub>                                                                                                                                                                                                                                               | 1                     | •                        | •           | •                        |      |
| $V_{KAM}$ Output Voltage<br>$I_{VKAM}$ = 5.0 mA, VPWR = KA_ $V_{PWR}$ = 18 V, EN = 5.0 V                                                                                                                                                                                                      | V <sub>KAM</sub>      | 3.0                      | _           | 3.6                      | V    |
| $V_{KAM}$ Output Voltage, EN = 0 V (Standby Mode)<br>$V_{PWR}$ = KA_ $V_{PWR}$ = 26 V, $I_{VKAM}$ = 0.5 mA<br>$V_{PWR}$ = KA_ $V_{PWR}$ = 18 V, $I_{VKAM}$ = 5.0 mA<br>$V_{PWR}$ = KA_ $V_{PWR}$ = 5.0 V, $I_{VKAM}$ = 10.0 mA<br>$V_{PWR}$ = 0 V, KA_ $V_{PWR}$ = 3.5 V, $I_{VKAM}$ = 5.0 mA | VKAM                  | 3.0<br>3.0<br>3.0<br>2.0 | -<br>-<br>- | 3.6<br>3.6<br>3.6<br>3.5 | V    |
| V <sub>KAM</sub> Line Regulation, EN = 0 V (Standby Mode) $V_{PWR} = KA_{VPWR} = 5.0 \text{ V to } 18 \text{ V, } I_{VKAM} = 2.0 \text{ mA}$                                                                                                                                                  | RegLn <sub>VKAM</sub> | -20                      | _           | 20                       | mV   |
| V <sub>KAM</sub> Load Regulation, EN = 0 V (Standby Mode)  V <sub>PWR</sub> = KA_V <sub>PWR</sub> = 14 V, I <sub>VKAM</sub> = 1.0 mA to 10 mA                                                                                                                                                 | RegLd <sub>VKAM</sub> | 0                        | _           | 100                      | mV   |
| Differential Voltage $V_{KAM}$ - $V_{DDL}$<br>EN = 5.0 V, $I_{VKAM}$ = 5.0 mA, $V_{PWR}$ = KA_ $V_{PWR}$ = 14 V, $I_{VDDL}$ = 200 mA                                                                                                                                                          | Reg <sub>VKAM</sub>   | -20                      | _           | 20                       | mV   |
| V <sub>KAM</sub> Output Capacitor Capacitance (Note 12)                                                                                                                                                                                                                                       | C <sub>VKAM</sub>     | -                        | 4.7         | _                        | μF   |
| V <sub>KAM</sub> Output Capacitor ESR (Note 12)                                                                                                                                                                                                                                               | ESR <sub>VKAM</sub>   | -                        | 1.4         | _                        | Ω    |

Notes

12. Recommended value.

# STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions 9.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  16 V, -40°C  $\leq$  T<sub>J</sub> = T<sub>A</sub>  $\leq$  125°C, using the typical application circuit (see <u>Figure 8</u>) unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                                                                    | Symbol                 | Min  | Тур | Max  | Unit |  |
|-----------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-----|------|------|--|
| SENSOR SUPPLIES V <sub>REF1</sub> , V <sub>REF2</sub>                                                                             |                        |      |     |      |      |  |
| $V_{REF}$ On-Resistance, $T_A$ = -40°C<br>$I_{VREF}$ = 200 mA, $I_{VDDH}$ = 200 mA, $V_{PWR}$ = KA_ $V_{PWR}$ = 14 V, EN = 5.0 V  | R <sub>DS(on)</sub>    | _    | _   | 280  | mΩ   |  |
| $V_{REF}$ On-Resistance, $T_A$ = +25°C<br>$I_{VREF}$ = 200 mA, $I_{VDDH}$ = 200 mA, $V_{PWR}$ = KA_ $V_{PWR}$ = 14 V, EN = 5.0 V  | R <sub>DS(on)</sub>    | -    | -   | 350  | mΩ   |  |
| $V_{REF}$ On-Resistance, $T_A$ = +125°C<br>$I_{VREF}$ = 200 mA, $I_{VDDH}$ = 200 mA, $V_{PWR}$ = KA_ $V_{PWR}$ = 14 V, EN = 5.0 V | R <sub>DS(on)</sub>    | -    | _   | 455  | mΩ   |  |
| V <sub>REF</sub> Short-to-Battery Detect Current V <sub>PWR</sub> = KA_V <sub>PWR</sub> = 14 V, EN = 5.0 V, SNSEN = 5.0 V         | I <sub>SC_Bat</sub>    | 500  | _   | 900  | mA   |  |
| $V_{REF}$ Short-to-Ground Detect Current<br>$V_{PWR}$ = KA_ $V_{PWR}$ = 14 V, EN = 5.0 V, SNSEN = 5.0 V                           | I <sub>SC_Gnd</sub>    | 500  | _   | 900  | mA   |  |
| Maximum Output Capacitance (Total) (Note 13)                                                                                      | C <sub>VREF</sub>      | 33   | -   | 39   | nF   |  |
| SUPERVISORY CIRCUITS                                                                                                              |                        |      |     |      |      |  |
| PWROK Undervoltage Threshold on $V_{DDL}$ , FBL Ramps Down $V_{PWR}$ = KA_ $V_{PWR}$ = 14 V, $I_{VDDH}$ = 200 mA                  | $V_{FBL(thL)}$         | 2.6  | -   | 3.1  | V    |  |
| PWROK Undervoltage Threshold on $V_{DDH}$<br>$V_{PWR}$ = KA_ $V_{PWR}$ = 14 V, $I_{VDDH}$ = 200 mA                                | V <sub>DDH(thL)</sub>  | 4.5  | _   | 4.8  | V    |  |
| V <sub>DDH</sub> Overvoltage Threshold<br>V <sub>PWR</sub> = KA_V <sub>PWR</sub> = 10 V, I <sub>VDDH</sub> = 200 mA               | V <sub>DDH(thH)</sub>  | 5.12 | _   | 5.7  | V    |  |
| PWROK Open Drain On-Resistance  V <sub>PWR</sub> = KA_V <sub>PWR</sub> = 14 V, EN = 5 V, I <sub>PwrOK</sub> = 5.0 mA              | R <sub>DS(on)</sub>    | _    | _   | 200  | Ω    |  |
| VKAMOK Threshold,<br>$V_{PWR} = KA_V_{PWR} = 14 \text{ V}, I_{VDDH} = 200 \text{ mA}$                                             | V <sub>KAM(thL)</sub>  | 0.9  | _   | 1.9  | V    |  |
| VKAMOK Threshold on $V_{PWR}$ , $V_{PWR}$ Ramps Up<br>KA_ $V_{PWR}$ = 14 V, $I_{VDDH}$ = 200 mA                                   | V <sub>PWRok(th)</sub> | 4.0  | _   | 5.0  | V    |  |
| VKAMOK Open Drain On-Resistance V <sub>PWR</sub> = KA_V <sub>PWR</sub> = 14 V, EN = 0 V, I <sub>VKAMOK</sub> = 10 mA              | R <sub>DS(on)</sub>    | 50   | _   | 200  | Ω    |  |
| Enable Input Voltage Threshold (Pin EN)                                                                                           | V <sub>IH</sub>        | 1.0  | -   | 2.0  | V    |  |
| Enable Pull-Down Current (Pin EN), EN = 1.0 V V <sub>DDH</sub> to V <sub>IL(min)</sub>                                            | I <sub>PD</sub>        | 500  | _   | 1200 | nA   |  |
| Sensor Enable Input Voltage Threshold (Pin SNSEN)                                                                                 | V <sub>IH</sub>        | 1.0  | -   | 2.0  | V    |  |
| Sensor Enable Pull-Down Current (Pin SNSEN)  SNSEN = 1.0 V V <sub>DDH</sub> to V <sub>IL(min)</sub>                               | I <sub>PD</sub>        | 500  | _   | 1200 | nA   |  |

#### Notes

13. Recommended value.

# STATIC ELECTRICAL CHARACTERISTICS (continued)

Characteristics noted under conditions 9.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  16 V, -40°C  $\leq$  T<sub>J</sub> = T<sub>A</sub>  $\leq$  125°C, using the typical application circuit (see <u>Figure 8</u>) unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                               | Symbol            | Min | Тур | Max | Unit |
|------------------------------------------------------------------------------|-------------------|-----|-----|-----|------|
| CHARGE PUMP C <sub>RES</sub>                                                 |                   |     |     |     |      |
| Charge Pump Voltage                                                          | V <sub>CRES</sub> |     |     |     | V    |
| $V_{PWR}$ = KA_ $V_{PWR}$ = 14 V, $I_{VDDH}$ = 200 mA, $I_{CP}$ = 0 $\mu$ A  |                   | 12  | _   | 15  |      |
| $V_{PWR}$ = KA_ $V_{PWR}$ = 14 V, $I_{VDDH}$ = 200 mA, $I_{CP}$ = 10 $\mu$ A |                   | 12  | _   | 15  |      |

#### **DYNAMIC ELECTRICAL CHARACTERISTICS**

Characteristics noted under conditions 9.0 V  $\leq$  V<sub>PWR</sub>  $\leq$  16 V, -40°C  $\leq$  T<sub>J</sub> = T<sub>A</sub>  $\leq$  125°C using the typical application circuit (see <u>Figure 8</u>) unless otherwise noted. Typical values noted reflect the approximate parameter mean at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                                                             | Symbol                 | Min | Тур | Max | Unit |  |
|----------------------------------------------------------------------------------------------------------------------------|------------------------|-----|-----|-----|------|--|
| BUCK REGULATOR V <sub>DDH</sub>                                                                                            |                        |     |     |     |      |  |
| Switching Frequency (Note 14)                                                                                              | f <sub>SW</sub>        | _   | 750 | _   | kHz  |  |
| Soft Start Duration (see Figure 2)                                                                                         | t <sub>SS</sub>        |     |     |     | ms   |  |
| $V_{PWR} = KA_V_{PWR} = 6.0 V$                                                                                             |                        | 5.0 | -   | 15  |      |  |
| CHARGE PUMP C <sub>RES</sub>                                                                                               |                        |     |     |     |      |  |
| Charge Pump Current Ramp-Up Time                                                                                           | t <sub>CRES</sub>      |     |     |     | ms   |  |
| $V_{PWR}$ = KA_V <sub>PWR</sub> = 14 V, C <sub>RES</sub> = 22 nF, V <sub>CP</sub> = 1.0 V to 11 V                          |                        | 1.0 | -   | 20  |      |  |
| Charge Pump Ramp-Up Time                                                                                                   | t <sub>CRES</sub>      |     |     |     | ms   |  |
| $V_{PWR} = KA_V_{PWR} = 7.0 \text{ V}, C_{RES} = 22 \text{ nF}, V_{CP} = 7.0 \text{ V} \text{ to } 10 \text{ V}$           |                        | 1.0 | -   | 10  |      |  |
| SENSOR SUPPLIES V <sub>REF1</sub> , V <sub>REF2</sub>                                                                      |                        |     |     |     |      |  |
| V <sub>REF</sub> Overcurrent Detection Time (see <u>Figure 3</u> )                                                         | t <sub>Det</sub>       |     |     |     | μS   |  |
| $V_{REF}$ Load $R_L$ = 5.0 $\Omega$ to GND, $V_{DDH}$ = 5.1 V, $V_{PWR}$ = KA_ $V_{PWR}$ = 10 V, EN = 5.0 V, SNSEN = 5.0 V |                        | 0.5 | -   | 2.0 |      |  |
| V <sub>REF</sub> Retry Timer Delay (see <u>Figure 3</u> )                                                                  | t <sub>Ret</sub>       |     |     |     | ms   |  |
| $V_{REF}$ Load $R_L$ = 5.0 $\Omega$ to GND, $V_{DDH}$ = 5.1 V, $V_{PWR}$ = KA_ $V_{PWR}$ = 10 V, EN = 5.0 V, SNSEN = 5.0 V |                        | 5.0 | -   | 20  |      |  |
| SUPERVISORY CIRCUITS                                                                                                       |                        |     |     |     |      |  |
| PWROK Delay Time (Power-On Reset) (see Figure 4)                                                                           | t <sub>D(PWROK)</sub>  | 5.0 | _   | 15  | ms   |  |
| VKAMOK Delay Time (see Figure 5)                                                                                           | t <sub>D(VKAMOK)</sub> | 10  | -   | 30  | ms   |  |
| V <sub>DDH</sub> Power-Up Delay Time (see <u>Figure 6</u> )                                                                | t <sub>D(VPWR)</sub>   | 1.0 | -   | 10  | ms   |  |
| Fault-Off Timer Delay Time (see Figure 7)                                                                                  | t <sub>Fault</sub>     | 1.0 | _   | 10  | ms   |  |

<sup>14.</sup> Guaranteed by design but not production tested.

# **Timing Diagrams**



Figure 2. Soft-Start Time



Figure 3.  $V_{REF}$  Retry Timer



Figure 4. PWROK Delay Timer (Power-On Reset)

# **Timing Diagrams (continued)**



Figure 5. VKAMOK Delay Time



Figure 6.  $V_{DDH}$  Power-Up Delay Time



Figure 7. Fault-Off Timer Delay Time

#### SYSTEM/APPLICATION INFORMATION

#### INTRODUCTION

The 33997 multi-output power supply integrated circuit is capable of operating from 6.0 V up to 26.5 V with 40 V transient capability. It incorporates a step-down switching controller regulating directly to 5.0 V. The 3.3 V linear regulator uses an external pass transistor, thus reducing the power dissipation of

the integrated circuit. The 33997 also provides a 3.3 V linear standby regulator and two 5.0 V sensor supply outputs protected by internal low-resistance LDMOS transistors against short-to-battery and short-to-ground.

#### **FUNCTIONAL PIN DESCRIPTION**

## Switching Regulator V<sub>DDH</sub>

The switching regulator is a high-frequency (750 kHz), conventional buck converter with integrated high-side p-channel power MOSFET. Its output voltage is regulated to provide 5.0 V with  $\pm 2\%$  accuracy and it is intended to directly power the digital and analog circuits of the Electronic Control Module (ECM). The switching regulator output is rated for 1400 mA total output current. This current can be used by the linear regulator  $V_{DDL}$  and sensor supplies  $V_{REF1}$  and  $V_{REF2}$ . The 33997 switching controller utilizes "Sensorless Current Mode Control" to achieve good line rejection and stabilize the feedback loop. A soft-start feature is incorporated into the 33997. When the device is enabled, the switching regulator output voltage  $V_{DDH}$  ramps up to about half of full scale and then takes 16 steps up to the nominal regulation voltage level (5.0 V nominal).

#### 3.3 V Linear Regulator V<sub>DDI</sub>

The 3.3 V linear post-regulator is powered from the 5.0 V switching regulator output ( $V_{DDH}$ ). A discrete pass transistor is used to the power path for the  $V_{DDL}$  regulator. This arrangement minimizes the power dissipation off the controller IC. The FBL pin is the feedback input of the regulator control loop and the DRVL pin the external NPN pass transistor base drive. Power up, power down, and fault management are coordinated with the 5.0 V switching regulator.

#### Sensor Supplies V<sub>REF1</sub> and V<sub>REF2</sub>

The sensor supplies are implemented using a protected switch to the main 5.0 V (switching regulator) output. The 33997 integrated circuit provides two low-resistance LDMOS power MOSFETs connected to the switching regulator output (V\_DDH). These switches have short-to-battery and short-to-ground protection integrated into the IC. When a severe fault conditions is detected, the affected sensor output is turned off and the sensor Retry Timer starts to time out. After the Retry Timer expires, the sensor supply tries to power up again. Sensor supplies  $V_{\rm REF}$  can be disabled by pulling the Sensor Enable SNSEN pin low (see Figure 7 for the  $V_{\rm REF}$  Retry Timer operation).

**Notes:** Severe fault conditions on the  $V_{REF1}$  and  $V_{REF2}$  outputs, like hard shorts to either ground or battery, may disrupt the operation of the main regulator  $V_{DDH}$ . Shorts to battery

above 17 V are considered "double faults" and neither one of the  $V_{\text{REF}}$  outputs is protected against such conditions.

Depending on the  $V_{DDH}$  capacitor value and its ESR value, the severity of the short may disrupt the  $V_{DDH}$  operation.

# Keep-Alive (Standby) Regulator V<sub>KAM</sub>

The Keep-Alive Regulator  $V_{KAM}$  (keep-alive memory) is intended to provide power for "key off" functions such as nonvolatile SRAM, "KeyOff" timers and controls, KeySwitch monitor circuits, and perhaps a CAN/SCP monitor and wake-up function. It may also power other low-current circuits required during a "KeyOff" condition. The regulated voltage is nominally 3.3 V. A severe fault condition on the  $V_{KAM}$  output is signaled by pulling the VKAMOK signal low.

# V<sub>KAM</sub> Keep-Alive Operation (Standby, Power-Down Mode)

When the EN pin is pulled low, the power supply is forced into a low-current standby mode. In order to reduce current drawn by the  $V_{PWR}$  and  $KA\_V_{PWR}$  pins, all power supply functions are disabled except for the  $V_{KAM}$  and Enable (EN) pins. The latter pin is monitored for the "wake-up" signal. The switching transistor gate is actively disabled and the  $V_{DDL}$  and  $V_{DDH}$  pins are actively pulled low.

#### **Power-Up Delay Timers**

Two Power-Up Delay timers are integrated into the control section of the integrated circuit. One timer monitors the input voltage at the  $V_{PWR}$  input pin (see <u>Figure 3</u>), and the other monitors the input voltage at the KA\_ $V_{PWR}$  input pin. In both cases, sufficient supply voltage must be present long enough for the timers to "time out" before the switching regulator can be enabled.

#### **Fault-Off Timer**

If the  $V_{DDL}$  output voltage does not reach its valid range at the end of soft-start period, or if the  $V_{DDH}$  or  $V_{DDL}$  output voltage gets below its PWROK threshold level, the Fault-Off Timer shuts the switching regulator off until the timer "times out" and the switching regulator retries to power up again (see Figure 7 for Fault-Off Timer operation details).

#### **Power-On Reset Timer**

This timer starts to time out at the end of the soft-start period if the  $V_{DDH}$  and  $V_{DDL}$  outputs are in the valid regulation range. If the timer "times out", then the open-drain PWROK signal is released, indicating that "power is ON".

#### **Supervisory Circuits PWROK and VKAMOK**

The 33997 has two voltage monitoring open-drain outputs, the PWROK and the VKAMOK pins. PWROK is "active high". This output is pulled low when either of the regulator outputs

 $(V_{\rm DDH} \ {
m or} \ V_{\rm DDL})$  are below their regulation windows. If both regulator outputs are above their respective lower thresholds, and the Power-On Reset Timer has expired, the output driver is turned off and this pin is at high-impedance state (see Figure 6).

The VKAMOK signal indicates a severe fault condition on the keep-alive regulator output  $V_{KAM}$ . The  $V_{KAM}$  output voltage is compared to the internal bandgap reference voltage. When the  $V_{KAM}$  falls below the bandgap reference voltage level, the VKAMOK signal is pulled low.

#### **APPLICATIONS**



Note The V<sub>DDH</sub> total output current is 1.4 A. This includes the current used by the linear regulator V<sub>DDL</sub> and buffered outputs V<sub>REF1</sub> and V<sub>REF2</sub>.

Figure 8. 33997 Application Circuit Schematic Diagram

**Table 1. Recommended Components** 

| Designator    | Value/Rating | Description/Part No.              | Manufacturer (Note 16) |
|---------------|--------------|-----------------------------------|------------------------|
| Cf1           | 10 μF/50 V   | Aluminum Electrolytic/UUB1H100MNR | Nichicon               |
| Cf2, C2       | 1.0 μF/50 V  | Ceramic X7R/C1812C105K5RACTR      | Kemet                  |
| C1            | 100 μF/50 V  | Aluminum Electrolytic/UUH1V101MNR | Nichicon               |
| C3 (Note 15)  | 68 μF/10 V   | Tantalum/T494D686M010AS           | Kemet                  |
| C6            | 68 μF/10 V   | Tantalum/T494D686M010AS           | Kemet                  |
| C7            | 4.7 μF/10 V  | Tantalum/T494A475M010AS           | Kemet                  |
| C4, C5        | 100 nF/16 V  | Ceramic X7R                       | Any Manufacturer       |
| C8 (Optional) | 390 pF/50 V  | Ceramic X7R                       | Any Manufacturer       |
| C9            | 22 nF/25 V   | Ceramic X7R                       | Any Manufacturer       |

- 15. It is possible to use ceramic capacitors in the switcher output, e.g.  $C3 = 2 \times 22 \mu F/6.3 \text{ V}$  X7R ceramic. In this case the compensation resistor has to be changed to Rc1 = 200  $\Omega$  to stabilize the switching regulator operation.
- 16. Motorola does not assume liability, endorse, or warrant components from external manufacturers that are referenced in circuit drawings or tables. While Motorola offers component recommendations in this configuration, it is the customer's responsibility to validate their application.

| Designator    | Value/Rating | Description/Part No.                | Manufacturer (Note 17) |
|---------------|--------------|-------------------------------------|------------------------|
| Cs1, Cs2      | 33 nF/25 V   | Ceramic X7R                         | Any Manufacturer       |
| Cc1           | 2.2 nF/16 V  | Ceramic X7R                         | Any Manufacturer       |
| R1, R2        | 10 kΩ        | Resistor 0805, 5%                   | Any Manufacturer       |
| R3 (Optional) | 2.2 Ω        | Resistor 0805, 5%                   | Any Manufacturer       |
| Rc1           | 3.6 kΩ       | Resistor 0805, 5%                   | Any Manufacturer       |
| Lf1           | 10 μH        | CDRH127-100M                        | Sumida                 |
|               |              | or SLF10145-100M2R5                 | TDK                    |
| L1            | 15 µH        | CDRH127-150MC                       | Sumida                 |
|               |              | or SLF10145-150M2R2                 | TDK                    |
| Q1            | 1.0 A/20 V   | Bipolar Transistor/BCP68T1          | ON Semiconductor       |
| D1            | 2.0 A/50 V   | Schottky Diode/SS25                 | General Semiconductor  |
| Dp1           | 3.0 A/200 V  | Diode/MURS320                       | ON Semiconductor       |
| Dp2           | 27 V         | Transient Voltage Suppressor/SM5A27 | General Semiconductor  |

<sup>17.</sup> Motorola does not assume liability, endorse, or warrant components from external manufacturers that are referenced in circuit drawings or tables. While Motorola offers component recommendations in this configuration, it is the customer's responsibility to validate their application.

## **PACKAGE DIMENSIONS**



# **NOTES**

# **NOTES**

Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.

MOTOROLA and the Stylized M Logo are registered in the US Patent and Trademark Office. All other product or service names are the property of their respective owners.

© Motorola, Inc. 2003

#### **HOW TO REACH US:**

**USA/EUROPE/LOCATIONS NOT LISTED:** Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-800-521-6274 or 480-768-2130

**JAPAN:** Motorola Japan Ltd.; SPS, Technical Information Center 3-20-1 Minami-Azabu. Minato-ku, Tokyo 106-8573, Japan 81-3-3440-3569

**ASIA/PACIFIC:** Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

HOME PAGE: http://motorola.com/semiconductors

