# scale Semiconductor MC33397 Rev. 3.0, 12/2006 **Technical Data** # **Dual/Hex Low-Side Switch with Both SPI and Parallel Input Control** The 33397 is a low-side switch that is user configurable to be either two 333 m $\Omega$ outputs (dual mode) or six 900 m $\Omega$ outputs (hex mode). Each output is internally current limited and short-circuit protected. Output fault detection capability includes "off state" open loads and "on state" short-to-battery conditions. Faults for each output are latched into the fault register and serially shifted out during serial communication. #### **Features** - User Configurable to be Either Two 333 m $\Omega$ Outputs (Dual Mode) or Six 900 m $\Omega$ Outputs (Hex Mode) - Output Inductive Energy Clamps - Parallel Input (3.3 V and 5.0 V Compatible) or Serial Peripheral Interface (SPI) Control - 8-Bit SPI Control and Fault Diagnostics - Short-to-Battery Detection and Shutdown with Automatic Retry - OFF-State Open-Circuit Detection - Programmable Overvoltage Shutdown (V<sub>PWR</sub> Pin) - Undervoltage Shutdown (V<sub>DD</sub> Pin) - Sleep Mode— $I_{DD} \le 25 \mu A (1.0 \mu A Typical)$ ### **DUAL/HEX LOW-SIDE SWITCH** **DW SUFFIX EG SUFFIX (PB-FREE)** 98ASB42344B 24-PIN SOICW | ORDERING INFORMATION | | | | | | |----------------------|----------------------------------------|----------|--|--|--| | Device | Temperature<br>Range (T <sub>A</sub> ) | Package | | | | | MC33397DW/R2 | -40 to 125°C | 24 SOICW | | | | | MCZ33397EG/R2 | -40 to 125 C | 24 301CW | | | | Figure 1. 33397 Simplified Application Diagram <sup>\*</sup> This document contains certain information on a new product. Specifications and information herein are subject to change without notice. # INTERNAL BLOCK DIAGRAM Figure 2. 33397 Simplified Internal Block Diagram # **PIN CONNECTIONS** Figure 3. 33397 Pin Connections Table 1. 33397 Pin Definitions | Pin Number | Pin Name | Definition | |-------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2, 11, 12,<br>14, 23 | A0-A5 | Power outputs | | 3 | SCLK | SPI clock input | | 4 | SI | SPI serial input | | 5-8, 17-20 | GND | Power and signal ground | | 9 | SO | SPI serial output | | 10 | CS | SPI chip select | | 13 | VDD | Supply input pin | | 15 | EN | Enable | | 16 | P0 | In hex mode, P0 controls output A0. In dual mode, P0 controls outputs A0, A4, and A5 simultaneously | | 21 | P1 | In hex mode, P1 controls output A1. In dual mode, P2 controls outputs A1, A2, and A3 simultaneously | | 22 | P2 | In hex mode, P2 controls output A2. P2 is also the mode control pin. If $0.25*V_{DD} for more than 10 \mus, the 33397 will change to dual mode$ | | 24 | VPWR | Overvoltage threshold shutdown monitoring pin (not a power supply pin for the IC) | ## **ELECTRICAL CHARACTERISTICS** #### **MAXIMUM RATINGS** ### Table 2. Maximum Ratings All voltages are with respect to ground unless otherwise noted. | Ratings | Symbol | Value | Unit | |----------------------------------------------------------|---------------------|------------------------------|------| | Power Supply Voltage | V <sub>PWR</sub> | 50 | V | | Logic Supply Voltage | V <sub>DD</sub> | -0.3 to 7.0 | V | | Input Pin Voltage | V <sub>IN</sub> | -0.3 to V <sub>DD</sub> +0.3 | V | | ESD Voltage (1) | | | V | | Human Body Model | V <sub>ESD1</sub> | ±2000 | | | Machine Model | V <sub>ESD2</sub> | ±200 | | | Single Pulse Output Clamp Energy | | | mJ | | I <sub>O</sub> =500 mA, T <sub>J</sub> =150°C (Hex Mode) | J <sub>CLAMP1</sub> | 50 | | | I <sub>O</sub> =1.5 A, T <sub>J</sub> =150°C (Dual Mode) | J <sub>CLAMP1</sub> | 100 | | | Recommended SPI Operating Frequency | f <sub>OP</sub> | 3.5 | MHz | | Storage Temperature | T <sub>STG</sub> | -55 to 150 | °C | | Operating Junction Temperature | TJ | -40 to 150 | °C | | Peak Package Reflow Temperature During Reflow (2), (3) | T <sub>PPRT</sub> | Note 3 | °C | | Thermal Resistance, Junction-to-Lead (4) | R <sub>θJ-L</sub> | 15 | °C/W | #### Notes - 1. ESD1 performed in accordance with the Human Body Model ( $C_{ZAP}$ =100 pF, $R_{ZAP}$ =1500 $\Omega$ ), ESD2 performed in accordance with the Machine Model ( $C_{ZAP}$ =200 pF, $R_{ZAP}$ =0 $\Omega$ ). - 2. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device. - Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics. - 4. Leads 5, 6, 7, 8, 17, 18, 19, and 20 are soldered to a heat-sinking ground plane. See Figure 14. # STATIC ELECTRICAL CHARACTERISTICS) **Table 3. Static Electrical Characteristics** Characteristics noted under conditions 4.75 V $\leq$ V $_{DD} \leq$ 5.25 V, -40°C $\leq$ T $_{A} \leq$ 125°C, unless otherwise noted | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------|-----------------------|------|------|------|-----------------| | POWER INPUT | 1 | | l | | I | | VPWR Supply Current (All Outputs ON) | I <sub>PWR(ON)</sub> | - | 1.0 | 50 | μА | | VPWR Sleep State Supply Current | | | | | μА | | V <sub>PWR</sub> =17 V, SPI Bit 7=1, <del>EN</del> =5.0 V | I <sub>PWR(SS)</sub> | - | 1.0 | 10 | | | Overvoltage Shutdown | V <sub>P(OV)</sub> | 30 | 33 | 38 | V | | Overvoltage Shutdown Hysteresis | V <sub>P(OV)Hys</sub> | 0.3 | 0.5 | 1.5 | V | | Logic Supply Current (All Outputs ON) | I <sub>DD</sub> | _ | 1.20 | 5.0 | mA | | Logic Supply Current (Sleep State: EN=5.0 V, SPI Bit 7=1) | I <sub>DDSS</sub> | _ | 1.0 | 25 | μА | | Logic Supply Undervoltage Inhibit Threshold | V <sub>DD(LVI)</sub> | 2.5 | 3.0 | 3.5 | V | | INPUT | | | | • | | | Input Voltage (P0, P1, P2, EN, SI, SCLK, CS) | | | | | $V_{DD}$ | | High | $V_{IH}$ | 0.8 | _ | _ | | | Low | V <sub>IL</sub> | _ | _ | 0.2 | | | Dual Mode Threshold (P2) | | | | | $V_{DD}$ | | Upper Threshold | V <sub>DMH</sub> | 0.7 | 0.75 | 8.0 | | | Lower Threshold | $V_{DML}$ | 0.2 | 0.25 | 0.3 | | | Input Current | | | | | μА | | Pull-Down (P0, P1)-V <sub>IN</sub> =V <sub>DD</sub> | I <sub>INPD</sub> | 10 | 20 | 30 | | | Pull-Down (P2)-V <sub>IN</sub> =V <sub>DD</sub> | I <sub>INPD</sub> | 5.0 | 10 | 30 | | | Pull-Up $(\overline{CS})$ -V <sub>IN</sub> =0 V | I <sub>INPU</sub> | -20 | -10 | -5.0 | | | Pull-Up ( <del>EN</del> )-V <sub>IN</sub> =0 V | I <sub>INPU</sub> | -100 | _ | -10 | | | Pull-Up (SCLK, SI)-V <sub>IN</sub> =2.5 V | I <sub>INPU</sub> | -10 | 0 | 10 | | | OUTPUT | | | I. | 1 | -1 | | Output Drain to Source ON Resistance (Hex Mode) (6) | R <sub>DS(ON)</sub> | | | | Ω | | I <sub>O</sub> =0.35 A, T <sub>J</sub> =-40°C | = = (= : : ) | 0.39 | 0.5 | 1.2 | | | I <sub>O</sub> =0.35 A, T <sub>J</sub> =25°C | | 0.51 | 0.7 | 1.2 | | | I <sub>O</sub> =0.35 A, T <sub>J</sub> =150°C | | 0.51 | 1.0 | 1.2 | | | Output Voltage Clamp | BV <sub>DSS</sub> | | | | V | | I <sub>DS</sub> =20 mA, Output Off | | 50 | 55 | 60 | | | I <sub>DS</sub> =200 mA, Output Off | | 50 | 56 | 60 | | | Output Leakage Current (Hex Mode) | I <sub>O(SS)</sub> | | | | μА | | EN=H, bit 7=1, V <sub>DRAIN</sub> =24 V | | 0.0 | _ | 10 | | | Output Logic Voltage (SO), I <sub>LOAD</sub> =1.0 mA | | | | | V <sub>DD</sub> | | High | V <sub>OH</sub> | 0.8 | _ | _ | | | Low | V <sub>OL</sub> | ı | _ | 0.2 | | | Output Tristate Leakage (SO), V <sub>SO</sub> =2.5 V | I <sub>SOT</sub> | -10 | _ | 10 | μΑ | ### Notes 5. This parameter is specified for hex mode. In dual mode, the parameter will be three times smaller. # Table 3. Static Electrical Characteristics (continued) Characteristics noted under conditions 4.75 V $\leq$ V $_{DD} \leq$ 5.25 V, -40°C $\leq$ T $_{A} \leq$ 125°C, unless otherwise noted | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------|---------------------|-----|-----|-----|-----------------| | FAULT DETECTION | | | | | | | Output Self-Limiting Current (Hex Mode) <sup>(6)</sup> Outputs Programmed ON | I <sub>O(LIM)</sub> | 1.0 | 1.5 | 2.0 | А | | Output Fault Detect Threshold Voltage Outputs Programmed OFF, EN=0 | V <sub>OF(TH)</sub> | 0.5 | 0.6 | 0.7 | V <sub>DD</sub> | | Output OFF Open Load Detect Current Output Programmed OFF, EN=0 | l <sub>O(OFF)</sub> | 20 | 40 | 80 | μА | ### Notes <sup>6.</sup> This parameter is specified for hex mode. In dual mode, the parameter will be three times smaller. # **DYNAMIC ELECTRICAL CHARACTERISTICS** **Table 4. Dynamic Electrical Characteristics** Characteristics noted under conditions 4.75 V $\leq$ V<sub>DD</sub> $\leq$ 5.25 V, -40°C $\leq$ T<sub>A</sub> $\leq$ 125°C, unless otherwise noted. | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------|---------------------|-----|------|-----|------| | OUTPUT TIMING | L | | ı | | 1 | | Output Rise Time | t <sub>R</sub> | | | | μS | | $V_{PWR}$ =14 V, $R_{LOAD}$ =25 $\Omega$ , 20-80% | | 1.0 | 1.2 | 10 | | | Output Fall Time | t <sub>F</sub> | | | | μS | | $V_{PWR}$ =14 V, $R_{LOAD}$ =25 $\Omega$ , 80–20% | | 1.0 | 2.0 | 10 | | | Output Turn-On Propagation Delay | t <sub>PON</sub> | 1.0 | 4.0 | 10 | μs | | Output Turn-Off Propagation Delay | t <sub>POFF</sub> | 1.0 | 4.0 | 10 | μS | | FAULT TIMING | <b>,</b> | | • | | | | Output Short-to-Battery Fault Filter Time | t <sub>SS</sub> | 30 | 50 | 90 | μS | | Output Refresh Timer | t <sub>REF</sub> | 3.0 | 4.1 | 6.0 | ms | | Output Refresh Timer Duty Cycle | D | 0.2 | 1.56 | 3.0 | % | | Output Off-State Open Circuit Fault Filter Time | toof | 30 | 50 | 90 | μS | | SPI/MISCELLANEOUS TIMING | | | | | | | SO Disable Time (10 K Pull-Up Resistor on SO) | t <sub>SODIS</sub> | | | | ns | | $\overline{\text{CS}}$ =0.8 V to SO > 0.8*V <sub>DD</sub> | | _ | 80 | 110 | | | SO Enable Time (10 K Pull-Up Resistor on SO) | t <sub>SOEN</sub> | | | | ns | | CS=0.8 V to SO Low Impedance | | _ | 80 | 110 | | | SO Rise Time | t <sub>SORISE</sub> | | | | ns | | CL < 200 pF | | _ | 30 | 50 | | | SO Fall Time | t <sub>SOFALL</sub> | | | | ns | | CL < 200 pF | | - | 30 | 50 | | | SO Valid Time | t <sub>VALID</sub> | | | | ns | | Falling Edge of SCLK to SO Valid | | - | 65 | 80 | | | Required Time Between Falling Edge of $\overline{\text{CS}}$ to Rising Edge of SCLK | t <sub>LEAD</sub> | - | 100 | 140 | ns | | Required Time Between SI to Rising Edge of SCLK | t <sub>SU</sub> | - | 25 | 45 | ns | | POR/EN Wake-Up Timer | t <sub>POR</sub> | 20 | 40 | 60 | μS | | Mode Change Timer (P2) | t <sub>MODE</sub> | 5.0 | 10 | 25 | μS | # **TIMING DIAGRAMS** Figure 4. SPI Timing Diagram Note: In hex mode, the outputs are controlled by the SPI or by the parallel inputs. However, P0, P1, and P2 only control A0, A1, and A2, respectively. When $\overline{\text{EN}}$ goes high, the part is disabled. Figure 5. Operation Waveforms for Hex Control Figure 6. Response Times Figure 7. Short-to-Battery Fault Figure 8. Power-On Reset and Mode Select # TYPICAL SWITCHING WAVEFORMS Figure 9. Output on Resistance vs. Temperature Figure 10. Drain to Source Clamp vs. Temperature Figure 11. Current Limit vs. Temperature Figure 13. I<sub>DD</sub> vs. Temperature Figure 12. I<sub>VPWR</sub> vs. Temperature Figure 14. I<sub>DD</sub> Sleep State vs. Temperature **SPI Output Word Definition** The device will power up with sleep mode enabled. In dual mode, input bits 0, 4, and 5 must all be high to turn on combinational output A0, A4, and A5 via the SPI. In dual mode, input bits 1, 2, and 3 must all be high to turn on combinational output A1, A2, and A3 via the SPI. Figure 15. SPI Input/Output Word Definition Table 5. Truth Table | | Inputs | i | EN | SPI<br>Bit7 | | | Out | puts | | | Comments | |----|--------|-------|----|-------------|-----|-----|-----|------|-----|-----|-------------------------------------------------------------------------------------------------------| | P0 | P1 | P2 | | | A0 | A1 | A2 | А3 | A4 | A5 | | | 0 | 0 | 0 | 0 | Х | OFF | OFF | OFF | * | * | * | HEX MODE | | 0 | 0 | 1 | 0 | Х | OFF | OFF | ON | * | * | * | * = Outputs A3, A4, and A5 are SPI controlled only. | | 0 | 1 | 0 | 0 | Х | OFF | ON | OFF | * | * | * | X = Don't care. Outputs A0, A1, and A2 are controlled either via SPI or | | 0 | 1 | 1 | 0 | Х | OFF | ON | ON | * | * | * | inputs P0, P1, and P2. | | 1 | 0 | 0 | 0 | Х | ON | OFF | OFF | * | * | * | | | 1 | 0 | 1 | 0 | Х | ON | OFF | ON | * | * | * | | | 1 | 1 | 0 | 0 | Х | ON | ON | OFF | * | * | * | | | 1 | 1 | 1 | 0 | Х | ON | ON | ON | * | * | * | | | 0 | 0 | 0 | 1 | 0 | OFF | OFF | OFF | OFF | OFF | OFF | HEX MODE | | 0 | 0 | 1 | 1 | 0 | OFF | OFF | ON | OFF | OFF | OFF | Outputs A3, A4, and A5 are always OFF. | | 0 | 1 | 0 | 1 | 0 | OFF | ON | OFF | OFF | OFF | OFF | Outputs are not controlled via SPI. Outputs A0, A1, and A2 are only controlled via inputs P0, | | 0 | 1 | 1 | 1 | 0 | OFF | ON | ON | OFF | OFF | OFF | P1, and P2. | | 1 | 0 | 0 | 1 | 0 | ON | OFF | OFF | OFF | OFF | OFF | Sleep mode disabled. | | 1 | 0 | 1 | 1 | 0 | ON | OFF | ON | OFF | OFF | OFF | | | 1 | 1 | 0 | 1 | 0 | ON | ON | OFF | OFF | OFF | OFF | | | 1 | 1 | 1 | 1 | 0 | ON | ON | ON | OFF | OFF | OFF | | | 0 | 0 | 2.5 V | 0 | Х | OFF | OFF | OFF | OFF | OFF | OFF | DUAL MODE | | 0 | 1 | 2.5 V | 0 | Х | OFF | ON | ON | ON | OFF | OFF | Outputs are also controlled via SPI. SPI fully functional. | | 1 | 0 | 2.5 V | 0 | Х | ON | OFF | OFF | OFF | ON | ON | | | 1 | 1 | 2.5 V | 0 | Х | ON | ON | ON | ON | ON | ON | | | 0 | 0 | 2.5 V | 1 | 0 | OFF | OFF | OFF | OFF | OFF | OFF | DUAL MODE | | 0 | 1 | 2.5 V | 1 | 0 | OFF | ON | ON | ON | OFF | OFF | Outputs are not controlled via SPI. Outputs are controlled via inputs P0 and P1. Sleep mode disabled. | | 1 | 0 | 2.5 V | 1 | 0 | ON | OFF | OFF | OFF | ON | ON | The map also to all a the street mode disabled. | | 1 | 1 | 2.5 V | 1 | 0 | ON | ON | ON | ON | ON | ON | | | Х | Х | Х | 1 | 1 | OFF | OFF | OFF | OFF | OFF | OFF | All outputs disabled. SPI is reset and ignored. No fault detection. | Figure 16. Approximate Thermal Resistance Using PCB Heat Sinking ### **FUNCTIONAL DESCRIPTION** ### INTRODUCTION The 33397 is a versatile dual-mode low-side switch that can be output-configured as two 333 m $\Omega$ open drain outputs in the dual mode or as six 900 m $\Omega$ open drain outputs in the hex mode (R<sub>DS(ON)</sub> @ 25°C). Each open drain output has internal current limit and short-circuit protection. Current limit is typically 1.5 A, with 2.0 A maximum. The outputs can be input controlled via parallel inputs or the SPI. Three inputs provide parallel control, while a serial 8-bit word provides SPI control of the outputs. Output fault detection capability includes OFF-state open loads and ON-state short-to-battery conditions. Individual output faults are latched into the fault register and serially shifted out during serial communication to the 33397. The 33397 has both overvoltage and undervoltage shutdown. A low quiescent current sleep slate feature can be enabled or disabled on command via the SPI port. #### **FUNCTIONAL PIN DESCRIPTION** #### **VDD** Logic power supply pin. #### A0-A5 A0–A5 are the drains of the 1.2 $\Omega$ (max.) MOSFETs. They each have an internal voltage clamp of 50 V (min.) to clamp inductive loads during turn-off. When enabled, they are each internally current limited to a maximum of 2.0 A. If any output is in current limit (output voltage >3.0 V) for a time greater than $t_{SS}$ , the output will be disabled for a time $t_{REF}$ and then try to turn on again. When disabled, open circuits are detected if the output is less than 3.0 V for a time of $t_{SS}$ . Either type of fault is reported as a fault on the SPI output word. If $\overline{\text{EN}}$ input is high and SPI bit 7=1, the pull-down current sources on the outputs are disabled to minimize $V_{DD}$ supply current. In hex mode, all six outputs are independent. Outputs A0, A1, and A2 are controlled by either the SPI input word bits 0, 1, and 2, respectively, or parallel inputs P0, P1, and P2. Outputs A3, A4, and A5 are controlled only by SPI input word bits 3, 4, and 5, respectively. In dual mode, outputs A0, A4, and A5 are all controlled simultaneously by input P0 or by SPI bits 0, 4, and 5. All three bits must be high to enable this output via the SPI. Outputs A1, A2, and A3 are all controlled simultaneously by input P1 or by SPI bits 1, 2, and 3. All three bits must be high to enable this output via the SPI. ### P0-P2 In hex mode, P0 is the parallel input to control output A0. It is OR'd with SPI bit 0 to enable output A0. Either one will enable output A0. In dual mode, P0 controls outputs A0, A4, and A5 simultaneously. P0 has a pull down current of 10 $\mu$ A. It is ignored when $\overline{\text{EN}}$ is high and bit 7=1. In hex mode, P1 is the parallel input to control output A1. It is OR'd with SPI bit 1 to enable output A1. Either one will enable output A1. In dual mode, P1 controls outputs A1, A2, and A3 simultaneously. P1 has a pull-down current of 10 $\mu$ A. It is ignored when $\overline{\text{EN}}$ is high and bit 7=1. In hex mode, P2 is the parallel input to control output A2. It is OR'd with SPI bit 2 to enable output A2. Either one will enable output A2. P2 also is used to program the 33397 to either a dual or hex output device. The 33397 will be the hex mode if P2 is biased above $0.75^*V_{DD}$ (typical) or below $0.25^*V_{DD}$ (typical). Normal 5.0 V control logic on this parallel input will maintain the 33397 in hex mode and allow control of output A2. If $0.25^*V_{DD}$ <P2<0.75 $^*V_{DD}$ for more than 10 $\mu$ s, the 33397 will switch to dual mode. P2 has a pull-down current of 10 $\mu$ A. It is ignored when $\overline{EN}$ is high and bit 7=1. #### **VPWR** $V_{PWR}$ is used to sense an overvoltage condition on the supply pin. When the voltage on $V_{PWR}$ exceeds $V_{OV}$ , all outputs are disabled for the duration of the overvoltage condition. If $V_{PWR}$ is grounded, overvoltage shutdown is disabled. $V_{PWR}$ threshold can be modified with an external resistor divider if higher thresholds are desired. #### **SCLK** SCLK is the clock for the serial interface. #### SI SI is the serial input for the SPI port. When $\overline{CS}$ is low, SI is read on the positive edge of SCLK and SO is updated on the falling edge. When $\overline{CS}$ is high, SI is ignored. SI has a pull-down current source to pull it low in the event of an open circuit. ### SO SO is the serial output of the SPI port. When $\overline{\text{CS}}$ goes low, SO outputs bit 7 of the output word. On each falling edge of SCLK, SO will shift the next SPI output bit until on the eighth SCLK falling edge the bit present on SI during the first rising edge will appear. In this way devices can be daisy-chained to operate on a common $\overline{\text{CS}}$ . When $\overline{\text{CS}}$ is high, SO is high impedance. # $\overline{\mathsf{cs}}$ $\overline{\text{CS}}$ is the chip select to enable the SPI interface. When $\overline{\text{CS}}$ is high, no SPI communication is possible. When $\overline{\text{CS}}$ goes low, SI will be read on each rising SCLK edge and SO will shift on each SCLK falling edge. When $\overline{\text{CS}}$ goes high, the bits present in the SPI input register will be interpreted as the SPI input command. Also when $\overline{\text{CS}}$ goes high, all faults that were latched into the SPI output register are cleared. If faults are still present on outputs, they will be re-latched after t<sub>SS</sub>. ### EN $\overline{\text{EN}}$ must be low for complete IC functionality in either the dual or hex mode. When $\overline{\text{EN}}$ transitions low while in the sleep mode or when the IC is powered up from $V_{DD}$ , a power-up timer of 40 $\mu s$ is started to allow the 33397 to determine which mode it is in (hex or dual). During this time all parallel inputs and serial control <u>SPI</u> bits will be ignored and all outputs will remain off. If <u>EN</u> transitions low when not in the sleep mode, this "dead" time will not occur. If a one was written to bit 7, the 33397 will be in the sleep mode when $\overline{\text{EN}}$ goes high. In this mode all SPI registers are reset to zero and all faults are cleared. No fault detection is possible. The standby supply current on $V_{DD}$ and $V_{PWR}$ is minimized. ## **TYPICAL APPLICATION** ### INTRODUCTION A voltage on the P2 input pin determines the mode. All six outputs can operate either independently (hex mode) (Figure 15) or in paralleled groups of three (dual mode) (Figure 16). In the dual mode, outputs A0, A1, and A2 are controlled by parallel inputs P0, P1, and P2, respectively, and they are also controlled by the SPI port with which they are OR'd. On the other hand, outputs A3, A4, and A5 are controlled only through the SPI port. When the voltage on P2 is between 0.25 $\ensuremath{\text{V}_{\text{DD}}}$ and 0.75 $\ensuremath{\text{V}_{\text{DD}}}$ (i.e., when P2 is held at an intermediate voltage, neither high nor low), the 33397 operates in the dual mode. However, the P2 pin must stay at that level for a minimum specified time. In this mode, outputs A0, A4, and A5 are all controlled in parallel by input P0. Outputs A1, A2, and A3 are all controlled in parallel by input P1. Both outputs can also be controlled via the SPI port as well, but only if the three outputs are commanded ON at the same time. Figure 17. Hex Mode Application Circuit Figure 18. Dual Mode Application Circuit # **PACKAGING** # **PACKAGE DIMENSIONS** For the most current package revision, visit <u>www.freescale.com</u> and perform a keyword search using "98ASB42344B". | © FREI | ESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | T TO SCALE | |--------|----------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: | 24LD SOIC W/B, 1.2 | 27 PITCH | DOCUMENT NO | ): 98ASB42344B | REV: F | | | 7.5 X 15.4 | | CASE NUMBER | R: 751E-04 | 26 APR 2005 | | | CASE-OUTLIN | NE. | STANDARD: JE | DEC MS-013 AD | | DW SUFFIX EG SUFFIX (PB-FREE) 20-PIN PLASTIC PACKAGE 98ASB42344B ISSUE F # **REVISION HISTORY** | REVISION | DATE | DESCRIPTION | |----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.0 | 12/2006 | <ul> <li>Implemented Revision History page</li> <li>Converted to Freescale template</li> <li>Added EG Pb-FREE suffix.</li> <li>Added MCZ33397EG/R2 to the Ordering Information</li> <li>Removed Peak Package Reflow Temperature During Reflow (solder reflow) parameter from Maximum Ratings on page 4.</li> <li>Added notes Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device. on page 4 and Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics. on page 4</li> </ul> | #### How to Reach Us: ### Home Page: www.freescale.com #### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2007. All rights reserved.