MC1654 COUNTERS

## **Binary Counter**

The MC1654 is a four-bit counter capable of divide-by-two, divide-by-four, divide-by-eight, or a divide-by-16 functions. When used independently, the divide-by-16 section will toggle at 325 MHz typically. Clock inputs rigger on the positive going edge of the Clock pulse.

Set and Reset inputs override the Clock, allowing asynchronous "set" or "clear". Individual Set and common Reset inputs are provided, as well as complementary outputs for the first and fourth bits. True outputs are available at all bits.

## TRUTH TABLE

| INPUTS |    |    |    |    |          |            | OUTPUTS  |     |            |    |
|--------|----|----|----|----|----------|------------|----------|-----|------------|----|
| R      | S0 | S1 | S2 | S3 | C1       | C2         | Q0       | Q1  | <b>Q</b> 2 | Q3 |
| 1      | 0  | 0  | 0  | 0  | ٥        | Φ          | 0        | 0   | 0          | 0  |
| 0      | 1  | 1  | ı  | 1  | Φ        | Φ          | 1        | 1 ' | 1          | 1  |
| 0      | 0  | 0  | 0  | 0  | 1        | Φ          | No Count |     |            |    |
| 0      | 0  | 0  | 0  | 0  | Φ        | 1 No Count |          |     |            |    |
| 0      | 0  | 0  | 0  | 0  | ••       |            | 0        | 0   | 0          | 0  |
| 0      | 0  | 0  | 0  | 0  | ••       |            | 1        | 0   | 0          | 0  |
| 0      | 0  | 0  | 0  | 0  | • • •    |            | 0        | 1   | 0          | 0  |
| 0      | 0  | 0  | 0  | 0  | ••       |            | 1        | 1   | 0          | 0  |
| 0      | 0  | 0  | 0  | 0  | ••       |            | 0        | 0   | 1          | 0  |
| 0      | 0  | 0  | 0  | 0  |          |            | 1        | 0   | 1          | 0  |
| 0      | 0  | 0  | 0  | 0  | ••       |            | 0        | 1   | 1          | 0  |
| 0      | 0  | 0  | 0  | 0  | ••       |            | 1        | 1   | 1          | 0  |
| 0      | 0  | 0  | 0  | 0  | ••       |            | 0        | 0   | 0          | 1  |
| 0      | 0  | 0  | 0  | 0  | •••      |            | 1        | 0   | 0          | 1  |
| 0      | 0  | 0  | 0  | 0  |          |            | 0        | 1   | 0          | 1  |
| 0      | 0  | 0  | 0  | 0  | •        |            | 1        | 1 - | 0          | 1  |
| 0      | 0  | 0  | 0  | 0  |          | •          | 0        | 0   | 1          | 1  |
| 0      | 0  | 0  | 0  | 0  |          |            | 1        | 0   | 1          | 1  |
| 0      | 0  | 0  | 0  | 0  |          |            | 0        | 1   | 1          | 1  |
| 0      | 0  | 0  | 0  | 0  | <u>.</u> | •          | 1        | 1   | 1          | 1  |

φ = Don't Care

VIL VIH Clock transition from VIL to VIH may be applied to C1 or C2 or both for same effect.



Power Dissipation = 750 mW typ 
$$f_{Toq} = 325$$
 MHz typ

MC1654 COUNTERS