**Features** 



# Ultra-Fast ECL-Output Comparator with Latch Enable

#### General Description

The MAX9685 is an ultra-fast ECL comparator manufactured with a high-frequency bipolar process (fr = 6GHz) capable of very short propagation delays. This design maintains the excellent DC matching characteristics normally found only in slower comparators.

The device is pin-compatible with the AD9685 and Am6685, but exceeds their AC characteristics.

The MAX9685 has differential inputs and complementary outputs that are fully compatible with ECL-logic levels. Output current levels are capable of driving  $50\Omega$ terminated transmission lines. The ultra-fast operation makes signal processing possible at frequencies in excess of 600MHz.

A latch-enable (LE) function is provided to allow the comparator to be used in a sample-hold mode. When LE is ECL high, the comparator functions normally. When LE is driven ECL low, the outputs are forced to an unambiguous ECL-logic state, dependent on the input conditions at the time of the latch input transition. If the latch-enable function is not used, the LE pin must be connected to ground.

#### Applications

High-Speed A/D Converters High-Speed Line Receivers Peak Detectors Threshold Detectors **High-Speed Triggers** 

### ♦ 1.3ns Propagation Delay

- ♦ 0.5ns Latch Setup Time
- ♦ +5V, -5.2V Power Supplies
- ♦ Pin-Compatible with AD9685, Am6685
- ♦ Available in Commercial, Extended-Industrial, and Military Temperature Ranges
- **♦ Available in Narrow SO Package**

#### Ordering Information

| PART       | TEMP. RANGE     | PIN-PACKAGE*   |
|------------|-----------------|----------------|
| MAX9685CPE | 0°C to +70°C    | 16 Plastic DIP |
| MAX9685CSE | 0°C to +70°C    | 16 Narrow SO   |
| MAX9685CJE | 0°C to +70°C    | 16 CERDIP      |
| MAX9685CTW | 0°C to +70°C    | 10 TO-100      |
| MAX9685C/D | 0°C to +70°C    | Dice**         |
| MAX9685EPE | -40°C to +85°C  | 16 Plastic DIP |
| MAX9685ESE | -40°C to +85°C  | 16 Narrow SO   |
| MAX9685MJE | -55°C to +125°C | 16 CERDIP      |
| MAX9685MTW | -55°C to +125°C | 10 TO-100      |

- Contact factory for availability of 20-pin PLCC.
- \*\* Contact factory for dice specifications.

#### Pin Configurations



MIXIM

Maxim Integrated Products 1

Call toll free 1-800-998-8800 for free samples or literature.

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltages                                |            |
|------------------------------------------------|------------|
| Output Short-Circuit Duration                  | Indefinite |
| Input Voltages                                 | ±5√        |
| Differential Input Voltages                    | 7.0V       |
| Output Current                                 | 30mA       |
| Continuous Power Dissipation ( $T_A = +70$ °C) |            |
| Plastic DIP (derate 10.53mW/°C above +70°C)    | 842mW      |
| Narrow SO (derate 8.70mW/°C above +70°C)       | 696mW      |
|                                                |            |

| CERDIP (derate 10.00mW/°C above +   | 70°C)800mW     |
|-------------------------------------|----------------|
| TO-100 (derate 6.67mW/°C above +70  | 0°C)533mW      |
| Operating Temperature Ranges        |                |
| MAX9685C                            | 0°C to +70°C   |
| MAX9685E                            | 40°C to +85°C  |
| MAX9685M                            | 55°C to +125°C |
| Storage Temperature Range           | 55°C to +150°C |
| Lead Temperature (soldering, 10sec) | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

(V+ = +5V, V- = -5.2V,  $R_L$  = 50 $\Omega$ ,  $V_T$  = -2V,  $T_A$  = +25°C, unless otherwise noted.)

| PARAMETER                       | SYMBOL CONDITIONS        |                        | MAX9685C/E<br>MIN TYP MAX |       |           | MIN   | UNITS |       |       |       |       |  |
|---------------------------------|--------------------------|------------------------|---------------------------|-------|-----------|-------|-------|-------|-------|-------|-------|--|
| Input Offset Voltage            | Vos                      | R <sub>S</sub> =100Ω   | T <sub>A</sub> = +25°C    | -5    |           | 5     | -5    |       | 5     | mV    |       |  |
|                                 |                          | RS = 10012             | TA = TMIN to TMAX         | -7    |           | 7     | -8    |       | 8     |       |       |  |
| Temperature Coefficient         | $\Delta V_{OS}/\Delta T$ |                        |                           |       | 10        |       |       | 15    |       | μV/°C |       |  |
| Input Offset Current            | los                      | T <sub>A</sub> = +25°C |                           |       |           | 5     |       |       | 5     | μА    |       |  |
| input onset ourrent             |                          | TA = TMIN to TMAX      |                           |       |           | 8     |       |       | 12    | μΛ    |       |  |
| Input Bias Current              | IB                       | $T_A = +25^{\circ}C$   |                           |       | 10        | 20    |       | 10    | 20    | μΑ    |       |  |
| ·                               | _                        | $T_A = T_{MIN} t_0$    | T <sub>MAX</sub>          |       |           | 30    |       |       | 40    | '     |       |  |
| Input Voltage Range             | V <sub>CM</sub>          | (Note 1)               |                           | -2.5  |           | +2.5  | -2.5  |       | +2.5  | V     |       |  |
| Common-Mode<br>Rejection Ratio  | CMRR                     |                        |                           | 80    |           |       | 80    |       |       | dB    |       |  |
| Power-Supply<br>Rejection Ratio | PSRR                     |                        |                           |       | 60        |       |       | 60    |       | dB    |       |  |
| Input Resistance                | RIN                      | (Note 1)               |                           | 60    |           |       | 60    |       |       | kΩ    |       |  |
| Input Capacitance               | C <sub>IN</sub>          |                        |                           |       | 3         |       |       | 3     |       | pF    |       |  |
|                                 | Vон                      | MAX9685C,<br>MAX9685M  | TA = TMIN                 | -1.05 |           | -0.87 | -1.16 |       | -0.89 | V     |       |  |
|                                 |                          |                        | A =   A A A \/            | -0.89 |           | -0.70 | 0.88  |       | -0.69 |       |       |  |
| Logic Output High               |                          |                        | T <sub>A</sub> = +25°C    | -0.96 |           | -0.81 | -0.96 |       | -0.81 |       |       |  |
| Voltage                         |                          |                        | TA = TMIN                 | -1.14 |           | -0.88 |       |       |       |       |       |  |
|                                 |                          | MAX9685E               | TA = TMAX                 | -0.88 |           | -0.70 |       |       |       |       |       |  |
|                                 |                          |                        | T <sub>A</sub> = +25°C    | -0.96 |           | -0.81 |       |       |       |       |       |  |
|                                 | VoL                      |                        |                           |       | TA = TMIN | -1.89 |       | -1.69 | -1.90 |       | -1.65 |  |
| Logic Output Low<br>Voltage     |                          | MAX9685C,<br>MAX9685M  |                           | -1.83 |           | -1.57 | -1.82 |       | -1.55 |       |       |  |
|                                 |                          |                        | T <sub>A</sub> = +25°C    | -1.85 |           | -1.65 | -1.85 |       | -1.65 |       |       |  |
|                                 |                          | MAX9685E               | TA = TMIN                 | -1.90 |           | -1.65 |       |       |       | V     |       |  |
|                                 |                          |                        | TA = TMAX                 | -1.83 |           | -1.57 |       |       |       |       |       |  |
|                                 |                          |                        | T <sub>A</sub> = +25°C    | -1.85 |           | -1.65 |       |       |       | †     |       |  |
| Positive Supply Current         | Icc                      | T <sub>A</sub> = +25°C |                           |       | 16        | 22    |       | 16    | 22    |       |       |  |
|                                 |                          | TA = TMIN to           | TMAX                      |       |           | 24    |       |       | 25    | mA    |       |  |
| Negative Supply<br>Current      |                          | T <sub>A</sub> = +25°C |                           |       | 20        | 32    |       | 20    | 32    | mA    |       |  |
|                                 | IEE                      | TA = TMIN to           | Тмах                      |       |           | 36    |       |       | 36    |       |       |  |

#### **SWITCHING CHARACTERISTICS**

(V+ = 5V, V- = -5.2V,  $R_L$  = 50 $\Omega$ ,  $V_T$  = -2V,  $T_A$  = +25°C, unless otherwise noted.)

| PARAMETER SYMBO                                                 |                      | CONDITIONS                                     | MA<br>MIN | X96850<br>TYP | C/E<br>MAX | MIN    | AX9685<br>TYP | MAX | UNITS |
|-----------------------------------------------------------------|----------------------|------------------------------------------------|-----------|---------------|------------|--------|---------------|-----|-------|
|                                                                 |                      | T <sub>A</sub> = +25°C                         | IVIIIA    | 1.3           | 1.8        | IVIIIA | 1.3           | 1.8 |       |
| Input to Output High (Notes 1, 2)                               | t <sub>pd+</sub>     | $T_A = 0^{\circ}C \text{ to } +70^{\circ}C$    |           | 1.5           | 2.0        |        | 1.3           | 1.0 | ns    |
|                                                                 |                      | T <sub>A</sub> = -55°C to +125°C               |           |               |            |        | 1.7           | 2.4 | -     |
| Input to Output Low<br>(Notes 1, 2) tpd-                        |                      | T <sub>A</sub> = +25°C                         |           | 1.3           | 1.8        |        | 1.3           | 1.8 |       |
|                                                                 | t <sub>pd</sub> -    | $T_A = 0$ °C to $+70$ °C                       |           | 1.5           | 2.0        |        |               |     | ns    |
|                                                                 |                      | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ |           |               |            |        | 1.7           | 2.4 |       |
| Latch-Enable to Output<br>High (Notes 1, 2)                     |                      | T <sub>A</sub> = +25°C                         |           | 1.2           | 1.7        |        | 1.2           | 1.7 |       |
|                                                                 | t <sub>pd+</sub> (E) | $T_A = 0$ °C to +70°C                          |           | 1.4           | 2.0        |        |               |     | ns    |
|                                                                 |                      | T <sub>A</sub> = -55°C to +125°C               |           |               |            |        | 2.0           | 3.0 |       |
| Latch-Enable to Output<br>High (Notes 1, 2) t <sub>pd</sub> -(E |                      | T <sub>A</sub> = +25°C                         |           | 1.2           | 1.7        |        | 1.2           | 1.7 |       |
|                                                                 | t <sub>pd</sub> -(E) | $T_A = 0$ °C to $+70$ °C                       |           | 1.4           | 2.0        |        |               |     | ns    |
|                                                                 |                      | T <sub>A</sub> = -55°C to +125°C               |           |               |            |        | 2.0           | 3.0 |       |
| Latch-Enable Pulse<br>Width (Note 2)                            | t <sub>pw</sub> (E)  |                                                | 3.0       | 2.0           |            | 3.0    | 2.0           |     | ns    |
| Minimum Setup Time                                              | t <sub>S</sub>       |                                                |           | 0.5           | 1.0        |        | 0.5           | 1.0 | ns    |
| Minimum Hold Time                                               | th                   |                                                |           | 0.5           | 1.0        |        | 0.5           | 1.0 | ns    |

**Note 1:** Not tested, guaranteed by design. **Note 2:**  $V_{IN} = 100 \text{mV}$ ,  $V_{OD} = 10 \text{mV}$ 

### \_Applications Information

#### Layout

Because of the MAX9685's large gain-bandwidth characteristic, special precautions need to be taken if its high-speed capabilities are to be used. A PC board with a ground plane is mandatory. Mount all decoupling capacitors as close to the power-supply pins as possible, and process the ECL outputs in microstrip fashion, consistent with the load termination of  $50\Omega$  to  $120\Omega$ . For low-impedance applications, microstrip layout at the input may also be helpful. Pay close attention to the bandwidth of the decoupling and terminating components. Chip components can be used to minimize lead inductance. An unused LE pin must be connected to ground.

#### Input Slew-Rate Requirements

As with all high-speed comparators, the high gainbandwidth product of these devices creates oscillation problems when the input traverses through the linear region. For clean switching without oscillation or steps in the output waveform, the input must meet certain minimum slew-rate requirements. The tendency of the part to oscillate is a function of the layout and source impedance of the circuit employed. Poor layout and larger source impedance will increase the minimum slew-rate requirement.

Figure 1 shows a high-speed receiver application with  $50\Omega$  input and output termination. With this configuration, in which a ground plane and microstrip PC board were used, the minimum slew rate for clean output switching is 1.6V/µs. Sine-wave inputs imply a minimum signal size of 360mVRMs at 500kHz and  $90mV_{RMS}$  at 4MHz.

$$E_{RMS} = \frac{Slew Rate}{2\sqrt{2nf}}$$

In many applications, the addition of regenerative feedback will assist the input signal through the linear region, which will lower the minimum slew-rate requirement considerably. For example, with the addition of positive feedback components  $R_f=1k\Omega$  and  $C_f=10\text{pF},$  the minimum slew-rate requirement can be reduced by a factor of four.



Figure 1. Regenerative Feedback. High-speed receiver with  $50\Omega$  input and output termination.

The timing diagram (Figure 3) illustrates the series of events that complete the compare function, under worst-case conditions.

The top line of the diagram illustrates two latch-enable pulses. Each pulse is high for the compare function and low for the latch function. The first pulse demonstrates the compare function; part of the input action takes place during the compare mode. The second pulse demonstrates a compare-function interval during which there is no change in the input.

The leading edge of the input signal (illustrated as a large-amplitude, small-overdrive pulse) switches the comparator after time interval  $t_{pd}$ . Output Q and  $\overline{Q}$  transistors are similar in timing. The input signal must occur at time  $t_{b}$  before the latch falling edge, and it must be maintained for time  $t_{h}$  after the edge to be acquired. After  $t_{h}$ , the output is no longer affected by the input status until the latch is again strobed. A minimum latch pulse width of  $t_{pw}(E)$  is needed for the strobe operation, and the output transitions occur after a time  $t_{pd}(E)$ .

#### **Definition of Terms**

Vos Input Offset Voltage—The voltage required between the input terminals to obtain 0V differential at the output.

VIN Input Voltage Pulse Amplitude

VoD Input Voltage Overdrive

tpd+ Input to Output High Delay—The propagation delay measured from the time the input signal crosses the input offset voltage to the 50%

point of an output low-to-high transition.



Figure 2. As a high-speed receiver, the MAX9685 is capable of processing signals in excess of 600MHz. Figure 2 is a 100MHz example with an input signal level of 14mV<sub>RMS</sub>.

- tpd- Input to Output Low Delay—The propagation delay measured from the time the input signal crosses the input offset voltage to the 50% point of an output high-to-low transition.
- tpd+(E) Latch-Enable to Output High Delay—The propagation delay measured from the 50% point of the latch-enable signal low-to-high transition to the 50% point of an output low-to-high transition.
- tpd-(E) Latch-Enable to Output Low Delay—The propagation delay measured from the 50% point of the latch-enable signal low-to-high transition to the 50% point of an output high-to-low transition.
- tpw(E) Minimum Latch-Enable Pulse Width—The minimum time the latch-enable signal must be high to acquire and hold an input signal.
- ts Minimum Setup Time—The minimum time before the negative transition of the latchenable pulse that an input signal must be present to be acquired and held at the outputs.
- th Minimum Hold Time—The minimum time after the negative transition of the latch-enable signal that an input signal must remain unchanged to be acquired and held at the output.



Figure 3. Timing Diagram





MILLIMETERS

MIN MAX

2.54 3.18

MILLIMETERS

0.36

0.97

0.20

7.37

3.81

0.38

0.13

0.405

0.785

0.840

0.960

1.060

1.280

5.08

0.58

1.65

0.38

7.87

8.13

5.08

1.78

2.49

MAX

10.29

19.94

21.34

24.38

26.92 32.51

21-0045A

# Ultra-Fast ECL-Output Comparator with Latch Enable

Package Information (continued)





Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.