#### General Description

The MAX1007 is a multifunctional integrated circuit designed for high-performance mobile radios. It includes one 8-bit analog-to-digital converter (ADC), and two 7-bit and two 6-bit digital-to-analog converters (DACs) for functions including radio-frequency (RF) power sensing and antenna-diversity selection.

The ADC provides for power sense, receive-signal strength intensity (RSSI) measurements and system supervision. In the power-sense mode, the ADC converts the power-sensing circuitry signal (representing either the transmitted (Tx) or received (Rx) RF power) into a digital code, ensuring optimum Tx power setting and Rx signal analysis. An additional direct input to the ADC provides for system-supervision measurements, such as power-supply voltages, battery voltage, and temperature.

Four DAC blocks typically control DC levels in radios. As part of the Maxim PWT1900 chip set, the two 7-bit DACs control the gain settings and the two 6-bit DACs control the varactor diodes to tune a TCXO and bias a GaAs amplifier. Each DAC register and output can be updated independently, providing maximum flexibility.

For antenna diversity, a magnitude-comparison circuit captures and compares two peak signals. A latched logic-comparator output reveals which signal has the largest magnitude. The MAX1007 also includes an onboard voltage reference for the ADC and DACs.

The MAX1007 offers a high level of signal integrity with minimal power dissipation. Single-supply operation ranges from +2.85V to +3.6V. To further save power, there are two shutdown modes: standby and total shutdown. Standby is a partial shutdown that keeps the bandgap reference and the 2.4V reference generator active. Total shutdown disables all circuit blocks except the serial interface, reducing supply current to less than 1µA.

The MAX1007 is available in a 24-pin SSOP and is specified for commercial and extended temperature ranges.

#### **Applications**

#### PWT1900

Wireless Communications:

Cellular Radios PMR/SMR PCS Radios WLL \_Features

- Multi-Input 8-Bit ADC
- Two 7-Bit DACs with Buffered Outputs
- Two 6-Bit DACs: Buffered/Unbuffered
- Power-Sense Conditioning Circuitry
- RSSI Measurement
- Antenna-Diversity Circuitry
- Internal Reference
- Serial-Logic Interface
- + +2.85V to +3.6V Single-Supply Operation
- Two Shutdown Modes

#### **Ordering Information**

| PART       | TEMP. RANGE    | PIN-PACKAGE |
|------------|----------------|-------------|
| MAX1007CAG | 0°C to +70°C   | 24 SSOP     |
| MAX1007EAG | -40°C to +85°C | 24 SSOP     |

Pin Configuration appears at end of data sheet.

#### \_Functional Diagram



#### M/IXI/M

Maxim Integrated Products 1

For free samples & the latest literature: http://www.maxim-ic.com, or phone 1-800-998-8800. For small orders, phone 408-737-7600 ext. 3468.

#### **ABSOLUTE MAXIMUM RATINGS**

| AV <sub>DD</sub> or DV <sub>DD</sub> to AGND or DGND | 0.3V to +6V |
|------------------------------------------------------|-------------|
| Digital Inputs to DGND                               | 0.3V to +6V |
| Analog Inputs to AGND                                | 0.3V to +6V |
| REF to AGND                                          | 0.3V to +6V |
| AGND to DGND                                         | ± 0.3V      |
| AV <sub>DD</sub> to DV <sub>DD</sub>                 | ± 0.3V      |
| Maximum Current into Any Pin                         | 50mA        |

| Continuous Power Dissipation ( $T_A = +70^\circ$ | C)             |
|--------------------------------------------------|----------------|
| SSOP (derate 8.0mW/°C above +70°C)               | 640mW          |
| Operating Temperature Ranges                     |                |
| MAX1007CAG                                       | 0°C to +70°C   |
| MAX1007EAG                                       | 40°C to +85°C  |
| Storage Temperature Range                        | 65°C to +150°C |
| Lead Temperature (soldering, 10sec)              | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

(AV\_DD = DV\_DD = +2.85V to +3.6V, f\_{SCLK} = 1.152MHz, T\_A = T\_{MIN} to T\_MAX, unless otherwise noted.)

| PARAMETER                                                                                               | CONDITIONS                                                                                                                                                | MIN  | TYP  | MAX  | UNITS |
|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| POWER-SUPPLY REQUIREME                                                                                  | NTS                                                                                                                                                       |      |      |      | 1     |
| Supply Voltages                                                                                         | AV <sub>DD</sub> , DV <sub>DD</sub>                                                                                                                       | 2.85 | 3.0  | 3.6  | V     |
| SUPPLY CURRENTS [I(AVDD)                                                                                | + I(DV <sub>DD</sub> )] (Note 1)                                                                                                                          |      |      |      |       |
| <i>Transmit Mode 1:</i><br>All DACs, Ref, RefBuf Active                                                 | $RxEN = 0$ , $TxEN = 1$ ; $AV_{DD} = DV_{DD} = 3V$ ;<br>PKWDW = ADCCTRL = DGND                                                                            |      | 1.8  | 5.0  | mA    |
| <i>Transmit Mode 2:</i><br>All DACs, PGA, REF, Peak<br>Detector, PSBIAS, Isource,<br>RefBuf Active      | $RxEN = 0$ , $TxEN = 1$ ; $AV_{DD} = DV_{DD} = 3V$ ;<br>PKWDW and ADCCTRL as per state B on Figure 1                                                      |      | 4.7  |      | mA    |
| <i>Transmit Mode 3:</i><br>All DACs, PGA, REF, Peak<br>Detector, PSBIAS, Isource,<br>RefBuf, ADC Active | $RxEN = 0$ , $TxEN = 1$ ; $AV_{DD} = DV_{DD} = 3V$ ;<br>PKWDW and ADCCTRL as per state C on Figure 1                                                      |      | 12.2 | 32   | mA    |
| <i>Receive Mode 1:</i><br>KDAC, XDAC, Ref, RefBuf<br>Active                                             | $RxEN = 1$ , $TxEN = 0$ ; $AV_{DD} = DV_{DD} = 3V$ ;<br>PKWDW = ADCCTRL = DGND                                                                            |      | 1.24 | 3.5  | mA    |
| <i>Receive Mode 2:</i><br>KDAC, XDAC, Peak Detector,<br>RSSI Buffer, Ref, RefBuf Active                 | RxEN = 1, TxEN = 0; $AV_{DD} = DV_{DD} = 3V$ ; PKWDW and ADCCTRL as per state B on Figure 1                                                               |      | 2.95 |      | mA    |
| <i>Receive Mode 3:</i><br>KDAC, XDAC, ADC, Peak<br>Detector RSSI Buffer, Ref,<br>RefBuf Active          | $RxEN = 1$ , $TxEN = 0$ ; $AV_{DD} = DV_{DD} = 3V$ ; $PKWDW$ and $ADCCTRL$ as per state C on Figure 1                                                     |      | 11.2 | 31   | mA    |
| <i>Receive Mode 4:</i><br>KDAC, XDAC, ADC, RSSI<br>Buffer, Ref, RefBuf, PSD<br>Circuit Active           | RxEN = 1, TxEN = 0; $AV_{DD} = DV_{DD} = 3V$ ; PKWDW and ADCCTRL as per state B on Figure 1. PSDWDW and PSD-CNTRL as per state D on Figure 2              |      | 4.07 | 10.5 | mA    |
| <i>Standby:</i><br>XDAC, GDAC, Ref, RefBuf Active                                                       | $RxEN = 1$ , $TxEN = 1$ ; $AV_{DD} = DV_{DD} = 3V$                                                                                                        |      | 1.24 | 3.5  | mA    |
| Total Shutdown                                                                                          | $ \begin{array}{l} RxEN=0,  TxEN=0;  AV_{DD}=DV_{DD}=3V;\\ ADCCTRL=PSDCTRL=PKWDW=PSDWDW=DGND;\\ SCLK \text{ not active, either high or low} \end{array} $ |      | 1    | 10   | μA    |



#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(AV_{DD} = DV_{DD} = +2.85V$  to +3.6V,  $f_{SCLK} = 1.152MHz$ ,  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.)

| PARAMETER                      | CONDITIONS                                                                | MIN  | TYP   | MAX  | UNITS |
|--------------------------------|---------------------------------------------------------------------------|------|-------|------|-------|
| XDAC                           |                                                                           |      |       |      |       |
| Resolution                     |                                                                           | 6    |       |      | Bits  |
| Differential Nonlinearity      | $2 < \text{code} \leq \text{FS}$                                          |      |       | ±1   | LSB   |
| Integral Nonlinearity          | $2 < \text{code} \leq \text{FS}$                                          |      | ±1/2  |      | LSB   |
| Offset Error                   |                                                                           |      | ±1    |      | LSB   |
| Gain Error                     | (Note 2)                                                                  |      | ±10   |      | %FSR  |
| Full-Scale Output Swing        | No resistive load                                                         | 2.1  | 2.42  | 2.75 | V     |
| Output Resistance              |                                                                           |      | 30    |      | kΩ    |
| GDAC                           |                                                                           |      |       |      |       |
| Resolution                     |                                                                           | 6    |       |      | Bits  |
| Differential Nonlinearity      | $2 < \text{code} \leq \text{FS}$                                          |      |       | ±1   | LSB   |
| Integral Nonlinearity          | 2 < code ≤ FS                                                             |      | ±1    |      | LSB   |
| Offset Error                   | $C_L = 30 pF$ , $R_L = 40 k\Omega$                                        |      | ±1    |      | LSB   |
| Gain Error                     | (Note 2)                                                                  |      | ±10   |      | %FSR  |
| Output Slew Rate               |                                                                           |      | 0.1   |      | V/µs  |
| Full-Scale Output Swing        | $R_L = 40k\Omega$                                                         | 2.1  | 2.42  | 2.75 | V     |
| Full-Scale Step Response Time  | $C_L = 30 pF$ , $R_L = 40 k\Omega$ , settling to 5% of final value        |      | 4     |      | μs    |
| SDAC, KDAC                     |                                                                           |      |       |      |       |
| Resolution                     |                                                                           | 7    |       |      | Bits  |
| Differential Nonlinearity      | 2 < code ≤ FS                                                             |      |       | ±1   | LSB   |
| Integral Nonlinearity          | 2 < code ≤ FS                                                             |      | ±1    |      | LSB   |
| Offset Error                   |                                                                           |      | ±1    |      | LSB   |
| Gain Error                     | (Note 2)                                                                  |      | ±10   |      | %FSR  |
| Output Slew Rate               | $C_L = 30 pF$ , $R_L = 40 k\Omega$                                        |      | 0.1   |      | V/µs  |
| Full-Scale Output Swing        | $R_L = 40 k\Omega$                                                        | 2.1  | 2.42  | 2.75 | V     |
| Full-Scale Step Response Time  | $C_L = 30 pF$ , $R_L = 40 k\Omega$ , settling to 2% of final value        |      | 4     |      | μs    |
| Power-Up Time from Standby     | $C_L = 30 pF$ , $R_L = 40 k\Omega$ , settling to within 2% of final value |      | 4     |      | μs    |
| ADC                            |                                                                           |      |       |      |       |
| Resolution                     |                                                                           | 8    |       |      | Bits  |
| Input Signal Range             |                                                                           | 0    |       | VREF | V     |
| Differential Nonlinearity      | V <sub>REF</sub> = 1.028V (typ)                                           |      |       | ±1   | LSB   |
| Integral Nonlinearity          | V <sub>REF</sub> = 1.028V (typ)                                           |      | ±1    |      | LSB   |
| Conversion Time                |                                                                           |      |       | 5.2  | μs    |
| Offset Error                   |                                                                           |      | ±2    |      | LSB   |
| Gain Error                     | With respect to V <sub>REF</sub>                                          |      | ±5    |      | LSB   |
| Reference Voltage              |                                                                           |      | 1.028 |      | V     |
| ADC Power-Up Time from Standby |                                                                           | 1.74 |       |      | μs    |

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(AV_{DD} = DV_{DD} = +2.85V \text{ to } +3.6V, \text{ f}_{SCLK} = 1.152MHz, \text{ T}_{A} = \text{T}_{MIN} \text{ to } \text{T}_{MAX}, \text{ unless otherwise noted.})$ 

| PARAMETER                                                           | SYMBOL          | CONDITIONS                                                                         | MIN                   | TYP   | MAX                | UNITS |
|---------------------------------------------------------------------|-----------------|------------------------------------------------------------------------------------|-----------------------|-------|--------------------|-------|
| RSSI CIRCUIT                                                        |                 |                                                                                    |                       |       |                    |       |
| Lowpass-Filter Time Constant                                        |                 |                                                                                    | 10                    | 20    |                    | μs    |
| Minimum Peak Level Detected                                         |                 |                                                                                    |                       | 100   | 300                | mV    |
| Maximum Peak Level Detected                                         |                 |                                                                                    |                       | VREF  |                    | V     |
| TRANSMIT POWER SENSE                                                | -1              |                                                                                    |                       |       |                    |       |
| Offset Voltage                                                      |                 | RPS, FPS1, FPS2 to ADC input                                                       |                       | 150   |                    | mV    |
|                                                                     |                 | Forward transmit                                                                   |                       | -0.53 |                    |       |
| Power-Sense Amp Gain (PGA)                                          |                 | Reflected transmit, class 1                                                        |                       | -6    |                    | V/V   |
|                                                                     |                 | Reflected transmit, classes 2, 3, 4                                                |                       | -0.44 |                    |       |
| Current Source                                                      |                 | Figure 3b                                                                          | 50                    | 100   | 180                | μA    |
| Pull-Down Input Resistance                                          |                 | RPS, FPS1, FPS2 pulled to AGND when not selected                                   |                       | 200   |                    | Ω     |
| REFERENCE                                                           |                 |                                                                                    |                       |       |                    |       |
| Output Voltage                                                      |                 |                                                                                    | 0.96                  | 1.028 | 1.1                | V     |
| PS Bias Voltage Output                                              |                 | Rs in series with CL, CL = 1nF, $200\Omega \le R_S \le 1k\Omega$                   |                       | 1.87  |                    | V     |
| PS Bias Sink Current                                                |                 |                                                                                    | 200                   |       |                    | μA    |
| Internal DAC Reference                                              |                 | $R_S$ in series with $C_L,C_L$ = 1nF, 200 $\Omega$ $\leq$ $R_S$ $\leq$ 1k $\Omega$ |                       | 2.42  |                    | V     |
| SERIAL-LOGIC INTERFACE                                              | 1               |                                                                                    |                       |       |                    |       |
| Digital Inputs (CS, SCLK, DIN,                                      | PKWDW, A        | DCCTRL, PSDWDW, PSDCTRL)                                                           |                       |       |                    |       |
| Input Voltage High                                                  | VIH             | -                                                                                  | 0.7V <sub>DD</sub>    |       |                    | V     |
| Input Voltage Low                                                   | VIL             |                                                                                    |                       |       | 0.3V <sub>DD</sub> | V     |
| Input Current                                                       | I <sub>IN</sub> | Excluding PSDCTRL, PSDWDW                                                          |                       |       | ±1                 | μA    |
| Input Resistance                                                    | RIN             | PSDCTRL, PSDWDW                                                                    | 20                    |       |                    | kΩ    |
| Inpt Capacitance                                                    | CIN             | Digital inputs                                                                     |                       |       | 10                 | pF    |
| Digital Outputs (DOUT, BANT,                                        |                 |                                                                                    |                       |       |                    |       |
| Output Voltage High                                                 | V <sub>OH</sub> | $C_L = 20 pF$ , $R_L = 100 k\Omega$                                                | V <sub>DD</sub> - 0.4 |       |                    | V     |
| Output Voltage Low                                                  | Vol             | $C_{L} = 20 \text{pF}, \text{ RL} = 100 \text{k}\Omega$                            | 100 011               |       | 0.4                | V     |
| TIMING SPECIFICATIONS (Fig                                          | -               |                                                                                    |                       |       | 0.1                | •     |
| DIN Valid to SCLK Setup                                             | t <sub>1</sub>  |                                                                                    | 100                   |       |                    | ns    |
| DIN to SCLK Hold                                                    | t <sub>2</sub>  |                                                                                    | 0                     |       |                    | ns    |
| CS Low to SCLK High                                                 | t3              |                                                                                    | 20                    |       |                    | ns    |
| CS Low to DOUT Valid                                                | t4              |                                                                                    | 100                   |       |                    | ns    |
| SCLK High to DOUT Valid                                             | t <sub>5</sub>  |                                                                                    |                       |       | 150                | ns    |
| SCLK Pulse Width High                                               | t <sub>5</sub>  |                                                                                    | 200                   | 434   | 100                | ns    |
| SCLK Pulse Width Low                                                | t <sub>6</sub>  |                                                                                    | 200                   | 434   |                    | ns    |
|                                                                     |                 |                                                                                    | 200                   | 404   | 100                |       |
| CS High to DOUT Disable                                             | t <sub>8</sub>  | C <sub>L</sub> = 20pF                                                              |                       |       | 100                | ns    |
| ADC Data Output Delay After<br>End of ADC Conversion<br>(Figure 4b) | t9              |                                                                                    | 500                   |       |                    | ns    |

#### **ELECTRICAL CHARACTERISTICS (continued)**

 $(AV_{DD} = DV_{DD} = +2.85V$  to +3.6V,  $f_{SCLK} = 1.152MHz$ ,  $T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.)

| PARAMETER                | SYMBOL          | CONDITIONS                                                   | MIN | TYP | MAX | UNITS |
|--------------------------|-----------------|--------------------------------------------------------------|-----|-----|-----|-------|
| ADCCTRL Low to RF input  | t <sub>10</sub> | RF input on RSSI, RPS, FPS1, FPS2, or<br>PSBIAS, (Figure 4c) |     | 200 |     | ns    |
| PSDWDW Low to BANT Valid | t11             | $C_L = 20 pF$ (Figure 4c)                                    |     | 100 |     | ns    |
| SCLK Duty Cycle          |                 |                                                              |     | 50  |     | %     |

**Note 1:** All digital inputs at DV<sub>DD</sub> or DGND.

Note 2: All DACs use an internal reference voltage of 2.42V.



#### Typical Operating Characteristics

|     |                  | Pin Description                                                                                                                                                                                                                                                                                                                            |
|-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN | NAME             | FUNCTION                                                                                                                                                                                                                                                                                                                                   |
| 1   | RPS              | Used to measure reverse-transmit power level. Only active in transmit mode when PKWDW = 1, SDAC[F/R] = Reverse. When not selected, this pin is internally pulled to AGND through a 200 $\Omega$ switch.                                                                                                                                    |
| 2   | FPS2             | Used to measure forward power-sense class 2/3/4. Only active in transmit mode when GDAC[Power Class] = Class 2/3/4, PKWDW = 1, and SDAC[F/R] = Forward. When not selected, this pin is internally pulled to AGND through a $200\Omega$ switch.                                                                                             |
| 3   | FPS1             | Used to measure forward power-sense level 1. Only active in transmit mode when GDAC[Power Class] = Class 1, PKWDW = 1, and SDAC[F/R] = Forward. When not selected, this pin is internally pulled to AGND through a $200\Omega$ switch.                                                                                                     |
| 4   | SDAC             | Buffered output of 7-bit DAC. Controls gain stage in up/down converter.                                                                                                                                                                                                                                                                    |
| 5   | AV <sub>DD</sub> | Analog Supply Voltage                                                                                                                                                                                                                                                                                                                      |
| 6   | XDAC             | Unbuffered output of 6-bit DAC. Used to control VCXO frequency.                                                                                                                                                                                                                                                                            |
| 7   | AGND             | Analog Ground                                                                                                                                                                                                                                                                                                                              |
| 8   | REF              | 1.028V Reference Voltage Output                                                                                                                                                                                                                                                                                                            |
| 9   | KDAC             | Buffered output of 7-bit DAC. Controls gain stage in external modulator block.                                                                                                                                                                                                                                                             |
| 10  | GDAC             | Buffered output of 6-bit DAC. Controls negative gate bias voltage of external power amplifier.                                                                                                                                                                                                                                             |
| 11  | SDG              | Software-Programmable Logic Output. Can be used to shut down external bias generator.                                                                                                                                                                                                                                                      |
| 12  | BANT             | Best-Antenna Digital Output. Result of preamble-switched diversity measurement (Figure 2). "0" indicates more power was sensed from period A with respect to period B. "1" means vice versa. Period A is sensed in the first 12 clock periods following the PSDWDW rising edge.                                                            |
| 13  | PSDCTRL          | Preamble-Switched Diversity Measurement-Control Signal (Figure 2). This pin has a $20k\Omega$ pull-down resistor to digital ground.                                                                                                                                                                                                        |
| 14  | PSDWDW           | Preamble-Switched Diversity Measurement Window (Figure 2). This pin has a $20k\Omega$ pull-down resistor to digital ground.                                                                                                                                                                                                                |
| 15  | ADCCTRL          | RSSI/Power-Sense Measurement-Control Input (Figure 1)                                                                                                                                                                                                                                                                                      |
| 16  | PKWDW            | RSSI/Power-Sense Measurement-Window Digital Input (Figure 1)                                                                                                                                                                                                                                                                               |
| 17  | DOUT             | Serial-Data Output. Enabled when $\overline{CS}$ is low.                                                                                                                                                                                                                                                                                   |
| 18  | DGND             | Digital Ground                                                                                                                                                                                                                                                                                                                             |
| 19  | SCLK             | Serial-Clock Input. Clock can be stopped and resumed at any time (40% to 60% duty cycle).                                                                                                                                                                                                                                                  |
| 20  | DV <sub>DD</sub> | Digital Supply Voltage                                                                                                                                                                                                                                                                                                                     |
| 21  | DIN              | Serial-Data Input                                                                                                                                                                                                                                                                                                                          |
| 22  | CS               | Chip Select Input. Enables serial interface when low.                                                                                                                                                                                                                                                                                      |
| 23  | PSBIAS           | Power-Sense Measurement Buffered-Bias Output Voltage. Active only during power sensing.                                                                                                                                                                                                                                                    |
| 24  | RSSI             | Received-Signal Strength Indicator Analog Input for power-sense and antenna diversity measurements.<br>Signal goes into peak-detector circuit and is sampled at the end of the measurement window by the 8-bit<br>ADC. Only active in receive mode when PKWDW = 1. Peak-detector circuit can be bypassed by using<br>CH1 as the ADC input. |



Figure 1. RSSI/Power-Sense Control Signals



Figure 2. Antenna-Diversity Control Signals

#### **Detailed Description**

The MAX1007 comprises several blocks for measuring and controlling radio-frequency (RF) signals. The measurement blocks, including power sense, antenna or preamble-switched diversity, and the analog-to-digital converter (ADC), allow the comparison of various RF inputs. The control blocks, including four digital-to-analog converters (DACs), digital outputs BANT and SDG, and the serial interface, aid frequency tuning and allow the optimization of transceiver gain under microprocessor control.

#### Power Sense

The power-sense circuit consists of a multiplexer (mux), a programmable gain amplifier (PGA), a peak detector, and a buffer. The circuit amplifies/attenuates the demodulated RF waveform, peak-holds the signal, and buffers the outputs to the ADC for power-sense measurement.

The demodulation process with external circuitry for one channel is shown in Figures 3a and 3b. This circuit typically recovers the negative envelope of the RF waveform. The 1.87V PSBIAS voltage and the  $100\mu$ A current source are both generated by the MAX1007.

7

**MAX1007** 

In Figure 3b, the mux selects the signal from one of three input channels: RPS, FPS1, and FPS2. The PGA then amplifies or attenuates the input signal according to the signal power-class level and the transmission mode (forward or reverse) (Table 1). Three gain settings are provided in the PGA: -0.53, -0.44, and -6. The voltage range at the internal node PSOUT is equal to the ADC's input range.

After the PGA, the signal is fed to a peak detector, which tracks the input and holds the positive peak voltage until the ADC starts a conversion.

| Table 1 | 1. | Data-By | te Defir | nitions |
|---------|----|---------|----------|---------|
|         |    |         |          |         |

| A [2:0] | NAME | D [7:0]                | DESCRIPTION                                                                                                                                                                                                  |
|---------|------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 000     | XDAC | Write [7,6]:<br>[5:0]: | Reserved<br>XDAC value [5:0]; LSB is bit 0, binary.                                                                                                                                                          |
| 001     | SDAC | Write [7]:<br>[6:0]:   | F/R bit, defines forward or reverse power-sense measurement<br>0 = Reverse power-sense measurement; RPS pin<br>1 = Forward power-sense measurement; FPS1/FPS2 pin<br>SDAC value [6:0]; LSB is bit 0, binary. |
| 010     | KDAC | Write [7]:<br>[6:0]:   | ADC channel selection:<br>0 = Power sense or RSSI via peak-hold circuit connected to ADC (CH0)<br>1 = RSSI pin connected to ADC directly (CH1)<br>KDAC value [6:0]; LSB is bit 0, binary.                    |
| 011     | GDAC | Write [7,6]:<br>[6:0]: | Power class: 00 = Class 1<br>01 = Class 2<br>10 = Class 3<br>11 = Class 4<br>GDAC value [5:0]; LSB is bit 0, binary.                                                                                         |
| 100     |      |                        | Reserved                                                                                                                                                                                                     |
| 101     |      |                        | Reserved                                                                                                                                                                                                     |
| 110     |      |                        | Reserved                                                                                                                                                                                                     |
| 111     | ADC  | Read [7:0]:            | ADC value [7:0]; LSB is bit 0, binary.                                                                                                                                                                       |



Figure 3a. External Circuit for Envelope Detection (one channel)



Figure 3b. Power-Sense Block

#### Reference

The bandgap voltage reference supports several blocks of the MAX1007. The nominal 1.21V output is scaled and buffered for the power-sense bias, the PGA, the ADC, and the DACs. The PSBIAS output voltage is 1.87V nominal. The ADC reference is 1.028V. It is buffered to isolate switching noise and to allow external capacitor bypassing (0.014 $\mu$ F to 0.05 $\mu$ F) for AC stability. A buffered gain supplies all DACs with a nominal 2.42V reference voltage.

#### **Digital-to-Analog Converters**

All four DAC outputs are reset to zero at power-up. Preset DACs to output voltages other than zero in total shutdown mode and update DACs by settling the LD bit in the command byte.

#### **XDAC**

XDAC is a 6-bit voltage-output DAC intended to drive varactor diodes to tune a voltage-controlled crystal oscillator. The input is double-buffered for independent updates. The inverted R-2R ladder output is unbuffered since the load is strictly capacitive. The maximum output voltage is 2.42V nominal, and the maximum output resistance is  $30k\Omega$ . The output is reset to zero at power-up and is active instantly. When XDAC is disabled, the DAC output is actively pulled to AGND.

#### GDAC

GDAC is a 6-bit voltage-output DAC intended to control an external negative bias generator, such as the MAX840, for a GaAs amplifier. The digital input is doublebuffered. The inverted R-2R ladder output is buffered and can drive a 5k $\Omega$  load. The maximum output voltage is 2.42V nominal. The DAC output is reset to zero at power-up and is active in standby. A programmable logic output (SDG) is provided to shut down the external bias generator.

#### SDAC and KDAC

SDAC and KDAC are 7-bit voltage-output DACs intended to tune power levels of an up/downconverter or a modulator. The digital inputs are double-buffered. The inverted R-2R ladder outputs are buffered and can drive  $5k\Omega$  loads. The maximum output voltage is 2.42V nominal. The SDAC and KDAC DAC outputs are reset to zero at power-up.

#### Serial-Interface and Control Logic

The serial interface is a 4-wire implementation with CS, SCLK, and DIN inputs and a DOUT output. The hardware consists of a 7-bit command register, an 8-bit data input register, an 8-bit data output register, a counter, and control logic. Communication is framed in 16-bit words (8 command bits followed by 8 data bits)

#### RSSI

The RSSI input provides a filtered input and a direct input to the ADC. The filtered signal path consists of a unity-gain buffer, an RC lowpass filter, and a peak detector to condition the signal for the ADC. The lowpass filter's time constant is 10µs (min). The mux at the ADC's input selects CH0 (filtered input) or CH1 (direct RSSI input).

#### **Control Timing**

The power-sense circuit is activated by the externally generated PKWDW signal (Figure 1) when the MAX1007 is either in transmit or receive mode. When the PKWDW signal goes high, the entire power-sense circuit turns on. However, since the PGA is active only in the transmit mode, it remains shut down during RSSI power measurements to conserve power.

#### Antenna Diversity

The antenna or preamble-switched diversity (PSD) circuit compares the signal amplitude presented at RSSI during two different time periods and latches the result at BANT (Best Antenna). The circuit consists of a dual track/hold (T/H) stage, a comparator, and an output latch (D flip-flop).

The comparison begins with the signal from the first antenna applied to the RSSI pin (Figure 2). PSDWDW goes high, and the PSD circuit is turned on. A poweron-reset signal initializes the D flip-flop so that it always starts with BANT low. After 4 clocks to reset the peak detector, PSDCTRL goes high to start the measurement. The T/H stage acquires the signal for 8 clocks while PSDCTRL is high, then holds the peak value while the second antenna is switched externally to the RSSI pin and the T/H is zeroed. PSDCTRL goes low for another 4 clocks, then goes high to enable the peak detector again. The peak detector is active for another 8 clocks while the output is compared with the peak value for the first antenna. When PSDWDW goes low at the end of the comparison phase, the comparator's output is clocked into the D flip-flop. The D flip-flop's output, BANT, is low if the first antenna signal is greater than the second, and high if the second signal is greater than the first. PSDCTRL goes low one clock period after PSDWDW goes low to power down the PSD circuitry.

#### Analog-to-Digital Converter

The ADC is an 8-bit, half-flash ADC with a T/H and two inputs (CH0, CH1). When selected, the acquisition time is  $1.74\mu$ s. The ADC input range is equal to the 1.028V internal reference.





Figure 4a. Read/Write Detailed Interface Timing

by the counter. Data is clocked into DIN or the falling edge of SCLK, and is clocked out of DOUT on SCLK's rising edge. The serial interface is always active.

The SCLK and DIN idle state is low (Figure 4). The first "1" clocked in after  $\overline{CS}$  goes low is the start bit, signifying the beginning of a 16-bit data word. The command and data input registers are cleared and the counter is started. The next 7 bits are latched in the command register.

#### **Command Byte**

The command byte (Figure 4d) consists of three address bits (A2, A1, A0), two power-mode bits (RxEN, TxEN), a shutdown control bit (SD), and a load data bit (LD). Table 1 lists the address and data-byte definitions.

SD is the software control for the GaAs FET bias generator shutdown pin and GDAC. Resetting SD to <u>"0"</u> causes SDG to go low and disables GDAC. The SDG output is updated if LD is set high. LD is the software control to update the output registers. During a write operation, the addressed DAC's input buffer is updated. With LD reset to "0," the DAC register and DAC output remain unchanged. With LD set to "1," all DACs and power-class registers are simultaneously updated to the values in their input registers immediately after the last data bit (including DAC values, power-class bits, F/R bit, RSSI and ADC input selections, SDG, and power-down bits).

After a 16-bit read cycle, pull  $\overline{CS}$  high. The interface is now ready for a new command sequence. During a read operation, the ADC conversion result is output to DOUT. With LD set to "1," all other outputs and powerclass registers are also updated.

#### Write Command

The 8 data bits are latched in the data input register. The command byte is decoded, and the data bits are transferred to the appropriate registers.

#### **Read Command**

After the command byte is decoded, the last 8 clocks output data, MSB first, from the ADC output register to DOUT (Figure 4b). After a 16-bit read cycle, pull CS high. The interface is now ready for a new command sequence.

To minimize the delay between the power-sense measurement and the ADC output, program a 'READ ADC' command prior to making the power-sense measurement and clock out the data as soon as the conversion is complete (Figure 4b). This reduces the delay by 8 clock cycles.

To minimize the delay between the power-sense measurement and the ADC output, program a "READ ADC" command prior to making the power-sense measurement and clock out the data as soon as the conversion is complete (Figure 4b). This reduces the delay by F clock cycles.



Figure 4b. Clock Command Conversion



Figure 4c. Power-Sense/Best-Antenna Detailed Interface

#### Table 2. Power Modes

| RxEN,<br>TxEN | DESCRIPTION                                                    |  |  |  |
|---------------|----------------------------------------------------------------|--|--|--|
| 0 0           | Total shutdown                                                 |  |  |  |
| 0 1           | Transmit mode, all DACs enabled                                |  |  |  |
| 10            | Receive mode, SDAC and GDAC outputs disabled                   |  |  |  |
| 11            | Standby: REF, GDAC, and XDAC enabled. Rest of IC is shut down. |  |  |  |



Figure 4d. Serial-Interface Timing

#### **Applications Information**

Precautions must be taken to minimize RF coupling through the IC.

#### Shutdown Modes

At power-up, the device initializes in total shutdown mode. The digital interface is always active. Table 2 describes the various power modes available.

When the PGA is not on (in shutdown, standby, or receive mode, or when PKWDW is low), the PS input pins (RPS, FPS1, FPS2) are pulled down to ground. To minimize RF coupling, the unselected channels are also pulled down to ground when the circuit is active. The current source and the 1.87V PSBIAS voltage generator are turned on only when the device is performing the transmit power-sense measurement.

#### Power-Supply Bypassing and Ground Management

Optimum system performance is obtained with printed circuit boards that use separate analog and digital ground planes. Wire-wrap boards are not recommended. The two ground planes should be connected together at the low-impedance power-supply source.

Bypass  $AV_{DD}$  with a 0.1µF ceramic capacitor connected between  $AV_{DD}$  and AGND. Mount it with short leads close to the device. Similarly bypass  $DV_{DD}$  with a 0.1µF ceramic capacitor connected between  $DV_{DD}$  and DGND. Ferrite beads may also be used to further isolate the analog and digital power supplies.

**W**VXIV



Chip Information

TRANSISTOR COUNT: 6744

#### Package Information



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

#### \_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

© 1998 Maxim Integrated Products Printed USA MAXIM is a registered trademark of Maxim Integrated Products.