## Dual, 425MHz, Low Power, Video Operational Amplifier

The HFA1205 is a dual, high speed, low power current feedback amplifier built with Intersil's proprietary complementary bipolar UHF-1 process.

These amplifiers deliver 425 MHz bandwidth and $1350 \mathrm{~V} / \mu \mathrm{s}$ slew rate, on only 60 mW of quiescent power. They are specifically designed to meet the performance, power, and cost requirements of high volume video applications. The excellent gain flatness and differential gain/phase performance make these amplifiers well suited for component or composite video applications. Video performance is maintained even when driving a back terminated cable ( $R_{L}=150 \Omega$ ), and degrades only slightly when driving two back terminated cables ( $R_{L}=75 \Omega$ ). RGB applications will benefit from the high slew rates, and high full power bandwidth.

The HFA1205 is a pin compatible, low power, high performance upgrade for the popular Intersil HA5023. For a dual amplifier with output disable capability, please see the HFA1245 data sheet.

## Ordering Information

| PART NUMBER <br> (BRAND) | TEMP. <br> RANGE $\left({ }^{\circ} \mathbf{C}\right)$ | PACKAGE | PKG. <br> NO. |
| :--- | :---: | :--- | :--- |
| HFA1205IP | -40 to 85 | 8 Ld PDIP | E8.3 |
| HFA1205IB <br> (H1205I) | -40 to 85 | 8 Ld SOIC | M8.15 |
| HA5023EVAL | High Speed Op Amp DIP Evaluation Board |  |  |

## Features

- Low Supply Current . . . . . . . . . . . . . . . . . 5.8mA/Op Amp
- High Input Impedance . . . . . . . . . . . . . . . . . . . . . . . $2 \mathrm{M} \Omega$
- Wide -3dB Bandwidth $\left(A_{V}=+2\right) \ldots \ldots . . . .$. . . . 425 MHz
- Very Fast Slew Rate . . . . . . . . . . . . . . . . . . . . . . . 1350V/us
- Gain Flatness (to 50 MHz ). . . . . . . . . . . . . . . . . . . . $\pm 0.04 \mathrm{~dB}$
- Differential Gain . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.03\%
- Differential Phase . . . . . . . . . . . . . . . . . . . . 0.03 Degrees
- Pin Compatible Upgrade to HA5023


## Applications

- Flash A/D Drivers
- High Resolution Monitors
- Video Switching and Routing
- Professional Video Processing
- Video Digitizing Boards/Systems
- Multimedia Systems
- RGB Preamps
- Medical Imaging
- Hand Held and Miniaturized RF Equipment
- Battery Powered Communications
- High Speed Oscilloscopes and Analyzers


## Related Literature

- Technical Brief TB363 "Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)"


## Pinout

HFA1205
(PDIP, SOIC)
TOP VIEW


## Absolute Maximum Ratings

Voltage Between V+ and V- . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11V
DC Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . V VUPPLY
Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 C
Output Current (Note 2) . . . . . . . . . . . . . . . . . Short Circuit Protected 30 mA Continuous $60 \mathrm{~mA} \leq 50 \%$ Duty Cycle
ESD Rating
Human Body Model (Per MIL-STD-883 Method 3015.7) . . . 600V

## Thermal Information

| Thermal Resistance (Typical, Note 1) | $\theta_{\mathrm{JA}}\left({ }^{\circ} \mathrm{C} / \mathrm{W}\right)$ |
| :---: | :---: |
| PDIP Package | 105 |
| SOIC Package | 160 |
| Maximum Junction Temperature (Plastic Package) | $150^{\circ} \mathrm{C}$ |
| Maximum Storage Temperature Range. | ${ }^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |
| Maximum Lead Temperature (Soldering 10s) . (SOIC - Lead Tips Only) | $300^{\circ} \mathrm{C}$ |

## Operating Conditions

Temperature Range $\qquad$ $40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTES:

1. $\theta_{\mathrm{JA}}$ is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
2. Output is short circuit protected to ground. Brief short circuits to ground will not degrade reliability, however continuous ( $100 \%$ duty cycle) output current must not exceed 30 mA for maximum reliability.

Electrical Specifications $V_{S U P P L Y}= \pm 5 \mathrm{~V}, A_{V}=+1, R_{F}=560 \Omega, R_{L}=100 \Omega$, Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | (NOTE 3) TEST LEVEL | TEMP. <br> $\left({ }^{\circ} \mathrm{C}\right)$ | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |  |
| Input Offset Voltage |  | A | 25 | - | 2 | 5 | mV |
|  |  | A | Full | - | 3 | 8 | mV |
| Average Input Offset Voltage Drift |  | B | Full | - | 1 | 10 | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Offset Voltage Common-Mode Rejection Ratio | $\Delta \mathrm{V}_{\text {CM }}= \pm 1.8 \mathrm{~V}$ | A | 25 | 45 | 48 | - | dB |
|  | $\Delta \mathrm{V}_{\text {CM }}= \pm 1.8 \mathrm{~V}$ | A | 85 | 43 | 46 | - | dB |
|  | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 1.2 \mathrm{~V}$ | A | -40 | 43 | 46 | - | dB |
| Input Offset Voltage Power Supply Rejection Ratio | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.8 \mathrm{~V}$ | A | 25 | 48 | 52 | - | dB |
|  | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.8 \mathrm{~V}$ | A | 85 | 46 | 50 | - | dB |
|  | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.2 \mathrm{~V}$ | A | -40 | 46 | 50 | - | dB |
| Non-Inverting Input Bias Current |  | A | 25 | - | 6 | 15 | $\mu \mathrm{A}$ |
|  |  | A | Full | - | 10 | 25 | $\mu \mathrm{A}$ |
| Non-Inverting Input Bias Current Drift |  | B | Full | - | 5 | 60 | $n A /{ }^{\circ} \mathrm{C}$ |
| Non-Inverting Input Bias Current Power Supply Sensitivity | $\Delta \mathrm{V}_{\text {PS }}= \pm 1.8 \mathrm{~V}$ | A | 25 | - | 0.5 | 1 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.8 \mathrm{~V}$ | A | 85 | - | 0.8 | 3 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.2 \mathrm{~V}$ | A | -40 | - | 0.8 | 3 | $\mu \mathrm{A} / \mathrm{V}$ |
| Non-Inverting Input Resistance | $\Delta \mathrm{V}_{\text {CM }}= \pm 1.8 \mathrm{~V}$ | A | 25 | 0.8 | 2 | - | $\mathrm{M} \Omega$ |
|  | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 1.8 \mathrm{~V}$ | A | 85 | 0.5 | 1.3 | - | $\mathrm{M} \Omega$ |
|  | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 1.2 \mathrm{~V}$ | A | -40 | 0.5 | 1.3 | - | $\mathrm{M} \Omega$ |
| Inverting Input Bias Current |  | A | 25 | - | 2 | 8.5 | $\mu \mathrm{A}$ |
|  |  | A | Full | - | 5 | 15 | $\mu \mathrm{A}$ |
| Inverting Input Bias Current Drift |  | B | Full | - | 60 | 200 | $n \mathrm{~A} /{ }^{\circ} \mathrm{C}$ |
| Inverting Input Bias Current Common-Mode Sensitivity | $\Delta \mathrm{V}_{\text {CM }}= \pm 1.8 \mathrm{~V}$ | A | 25 | - | 3 | 6 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | $\Delta \mathrm{V}_{\mathrm{CM}}= \pm 1.8 \mathrm{~V}$ | A | 85 | - | 4 | 8 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | $\Delta \mathrm{V}_{\text {CM }}= \pm 1.2 \mathrm{~V}$ | A | -40 | - | 4 | 8 | $\mu \mathrm{A} / \mathrm{V}$ |

## Electrical Specifications $V_{S U P P L Y}= \pm 5 V, A_{V}=+1, R_{F}=560 \Omega, R_{L}=100 \Omega$, Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | (NOTE 3) TEST LEVEL | TEMP. $\left({ }^{\circ} \mathrm{C}\right)$ | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inverting Input Bias Current Power Supply Sensitivity | $\Delta \mathrm{V}_{\text {PS }}= \pm 1.8 \mathrm{~V}$ | A | 25 | - | 2 | 5 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.8 \mathrm{~V}$ | A | 85 | - | 4 | 8 | $\mu \mathrm{A} / \mathrm{V}$ |
|  | $\Delta \mathrm{V}_{\mathrm{PS}}= \pm 1.2 \mathrm{~V}$ | A | -40 | - | 4 | 8 | $\mu \mathrm{A} / \mathrm{V}$ |
| Inverting Input Resistance |  | C | 25 | - | 55 | - | $\Omega$ |
| Input Capacitance |  | C | 25 | - | 1.5 | - | pF |
| Input Voltage Common Mode Range (Implied by $\mathrm{V}_{I O}$ CMRR, $+\mathrm{R}_{\mathrm{IN}}$, and $-\mathrm{I}_{\mathrm{BIAS}} \mathrm{CMS}$ tests) |  | A | 25, 85 | $\pm 1.8$ | $\pm 2.4$ | - | V |
|  |  | A | -40 | $\pm 1.2$ | $\pm 1.7$ | - | V |
| Input Noise Voltage Density (Note 6) | $\mathrm{f}=100 \mathrm{kHz}$ | B | 25 | - | 3.5 | - | $\mathrm{nV} / \sqrt{\text { Hz }}$ |
| Non-Inverting Input Noise Current Density (Note 6) | $\mathrm{f}=100 \mathrm{kHz}$ | B | 25 | - | 2.5 | - | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| Inverting Input Noise Current Density (Note 6) | $\mathrm{f}=100 \mathrm{kHz}$ | B | 25 | - | 25 | - | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |  |
| Open Loop Transimpedance Gain (Note 6) |  | C | 25 | - | 400 | - | $\mathrm{k} \Omega$ |
| AC CHARACTERISTICS $A_{V}=+2, \mathrm{R}_{\mathrm{F}}=464 \Omega$, Unless Otherwise Specified |  |  |  |  |  |  |  |
| -3 dB Bandwidth ( $\mathrm{V}_{\text {OUT }}=0.2 \mathrm{~V}_{\text {P-P }}$, Note 6) | $\mathrm{A}_{\mathrm{V}}=+1,+\mathrm{R}_{\mathrm{S}}=432 \Omega$ | B | 25 | - | 300 | - | MHz |
|  | $\mathrm{A}_{\mathrm{V}}=+2$ | B | 25 | - | 425 | - | MHz |
|  | $A_{V}=-1, R_{F}=332 \Omega$ | B | 25 | - | 350 | - | MHz |
| Full Power Bandwidth $\left(\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}_{\text {P-P }}\right.$ at $\mathrm{A}_{\mathrm{V}}=+2 /-1$, $4 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ at $\mathrm{A}_{\mathrm{V}}=+1$, Note 6) | $A_{V}=+1, R_{S}=432 \Omega$ | B | 25 | - | 135 | - | MHz |
|  | $A_{V}=+2$ | B | 25 | - | 130 | - | MHz |
|  | $A_{V}=-1, R_{F}=332 \Omega$ | B | 25 | - | 200 | - | MHz |
| Gain Flatness$\left(\mathrm{A}_{\mathrm{V}}=+2, \mathrm{~V}_{\text {OUT }}=0.2 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}, \text { Note } 6\right)$ | To 25 MHz | B | 25 | - | $\pm 0.04$ | - | dB |
|  | To 50MHz | B | 25 | - | $\pm 0.04$ | - | dB |
|  | To 100MHz | B | 25 | - | $\pm 0.07$ | - | dB |
| Minimum Stable Gain |  | A | Full | - | 1 | - | V/V |
| Crosstalk ( $\mathrm{V}_{\mathrm{V}}=+2$, Note 6 ) | 5 MHz | B | 25 | - | -60 | - | dB |
|  | 10MHz | B | 25 | - | -54 | - | dB |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |  |
| Output Voltage Swing (Note 6) | $\begin{aligned} & A_{V}=-1, R_{L}=100 \Omega \\ & R_{F}=560 \Omega \end{aligned}$ | A | 25 | $\pm 3$ | $\pm 3.5$ | - | V |
|  |  | A | Full | $\pm 2.8$ | $\pm 3$ | - | V |
| Output Current (Note 6) | $\begin{aligned} & \mathrm{A}_{\mathrm{V}}=-1, \mathrm{R}_{\mathrm{L}}=50 \Omega \\ & \mathrm{R}_{\mathrm{F}}=560 \Omega \end{aligned}$ | A | 25, 85 | 50 | 60 | - | mA |
|  |  | A | -40 | 28 | 42 | - | mA |
| Output Short Circuit Current | $\mathrm{R}_{\mathrm{F}}=560 \Omega$ | B | 25 | - | 90 | - | mA |
| Closed Loop Output Impedance (Note 6) | $D C, A_{V}=+2, R_{F}=464 \Omega$ | B | 25 | - | 0.07 | - | $\Omega$ |
| Second Harmonic Distortion ( $\left.A_{V}=+2, R_{F}=464 \Omega, V_{\text {OUT }}=2 V_{\text {P-P }}\right)$ | 10 MHz | B | 25 | - | -53 | - | dBc |
|  | 20 MHz | B | 25 | - | -45 | - | dBc |
| Third Harmonic Distortion $\left(A_{V}=+2, R_{F}=464 \Omega, V_{\text {OUT }}=2 V_{P-P}\right)$ | 10 MHz | B | 25 | - | -55 | - | dBc |
|  | 20MHz | B | 25 | - | -50 | - | dBc |
| TRANSIENT CHARACTERISTICS $A_{V}=+2, R_{F}=464 \Omega$, Unless Otherwise Specified |  |  |  |  |  |  |  |
| Rise and Fall Times ( $\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}_{\text {P-P }}$ ) | Rise Time | B | 25 | - | 1.0 | - | ns |
|  | Fall Time | B | 25 | - | 1.4 | - | ns |
| $\begin{aligned} & \text { Overshoot } \\ & \left(\text { V OUT }^{2} 0 \text { to } 0.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }} \text { t RISE }=1 \mathrm{~ns} \text {, Note } 4\right) \end{aligned}$ | +OS | B | 25 | - | 5 | - | \% |
|  | -OS | B | 25 | - | 4 | - | \% |
| $\begin{aligned} & \text { Overshoot } \\ & \left(\mathrm{V}_{\text {OUT }}=0.5 \mathrm{~V}_{\text {P-P }}, \mathrm{V}_{\text {IN }} \mathrm{t}_{\text {RISE }}=1 \mathrm{~ns}, \text { Note } 4\right) \end{aligned}$ | +OS | B | 25 | - | 5 | - | \% |
|  | -OS | B | 25 | - | 10 | - | \% |

## Electrical Specifications $\quad V_{S U P P L Y}= \pm 5 \mathrm{~V}, A_{V}=+1, R_{F}=560 \Omega, R_{L}=100 \Omega$, Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | (NOTE 3) TEST LEVEL | TEMP. ( ${ }^{\circ} \mathrm{C}$ ) | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Slew Rate $\left(\mathrm{V}_{\text {OUT }}=4 \mathrm{~V}_{\text {P-P }}, \mathrm{A}_{\mathrm{V}}=+1,+\mathrm{R}_{\mathrm{S}}=432 \Omega\right)$ | +SR | B | 25 | - | 1150 | - | V/ $/ \mathrm{s}$ |
|  | -SR (Note 5) | B | 25 | - | 800 | - | V/us |
| Slew Rate ( $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}_{\text {P-P }}, \mathrm{A}_{\mathrm{V}}=+2$ ) | +SR | B | 25 | - | 1425 | - | V/us |
|  | -SR (Note 5) | B | 25 | - | 900 | - | V/us |
| Slew Rate$\left(\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}, \mathrm{~A}_{\mathrm{V}}=-1, \mathrm{R}_{\mathrm{F}}=332 \Omega\right)$ | +SR | B | 25 | - | 2400 | - | V/us |
|  | -SR (Note 5) | B | 25 | - | 1350 | - | V/us |
| Settling Time ( $\mathrm{V}_{\text {OUT }}=+2 \mathrm{~V}$ to 0 V step, Note 6 ) | To 0.1\% | B | 25 | - | 23 | - | ns |
|  | To 0.05\% | B | 25 | - | 33 | - | ns |
|  | To 0.025\% | B | 25 | - | 85 | - | ns |
| Overdrive Recovery Time | $\mathrm{V}_{\mathrm{IN}}= \pm 2 \mathrm{~V}$ | B | 25 | - | 10 | - | ns |
| VIDEO CHARACTERISTICS $A_{V}=+2, R_{F}=464 \Omega$, Unless Otherwise Specified |  |  |  |  |  |  |  |
| Differential Gain ( $\mathrm{f}=3.58 \mathrm{MHz}$ ) | $R_{L}=150 \Omega$ | B | 25 | - | 0.03 | - | \% |
|  | $\mathrm{R}_{\mathrm{L}}=75 \Omega$ | B | 25 | - | 0.03 | - | \% |
| Differential Phase ( $\mathrm{f}=3.58 \mathrm{MHz}$ ) | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ | B | 25 | - | 0.03 | - | Degrees |
|  | $\mathrm{R}_{\mathrm{L}}=75 \Omega$ | B | 25 | - | 0.05 | - | Degrees |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |  |
| Power Supply Range |  | C | 25 | $\pm 4.5$ | - | $\pm 5.5$ | V |
| Power Supply Current (Note 6) |  | A | 25 | 5.6 | 5.8 | 6.1 | mA/ Op Amp |
|  |  | A | Full | 5.4 | 5.9 | 6.3 | mA/ Op Amp |

## NOTES:

3. Test Level: A. Production Tested.; B. Typical or Guaranteed Limit Based on Characterization.; C. Design Typical for Information Only.
4. Undershoot dominates for output signal swings below GND (e.g., $0.5 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}$ ), yielding a higher overshoot limit compared to the $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ to 0.5 V condition. See the "Application Information "section for details.
5. Slew rates are asymmetrical if the output swings below GND (e.g., a bipolar signal). Positive unipolar output signals have symmetric positive and negative slew rates comparable to the +SR specification. See the "Application Information" text, and the pulse response graphs for details.
6. See Typical Performance Curves for more information.

## Application Information

## Optimum Feedback Resistor

Although a current feedback amplifier's bandwidth dependency on closed loop gain isn't as severe as that of a voltage feedback amplifier, there can be an appreciable decrease in bandwidth at higher gains. This decrease may be minimized by taking advantage of the current feedback amplifier's unique relationship between bandwidth and $R_{F}$. All current feedback amplifiers require a feedback resistor, even for unity gain applications, and $R_{F}$, in conjunction with the internal compensation capacitor, sets the dominant pole of the frequency response. Thus, the amplifier's bandwidth is inversely proportional to $R_{F}$. The HFA1205 design is optimized for a $464 \Omega R_{F}$ at a gain of +2 . Decreasing $R_{F}$ decreases stability, resulting in excessive peaking and overshoot (Note: Capacitive feedback will cause the same problems due to the feedback impedance decrease at higher
frequencies). At higher gains the amplifier is more stable, so $R_{F}$ can be decreased in a trade-off of stability for bandwidth.

Table 1 lists recommended RF values for various gains, and the expected bandwidth. For good channel-to-channel gain matching, it is recommended that all resistors (termination as well as gain setting) be $\pm 1 \%$ tolerance or better. Note that a series input resistor, on +IN , is required for a gain of +1 , to reduce gain peaking and increase stability.

TABLE 1. OPTIMUM FEEDBACK RESISTOR

| GAIN <br> $\left(\mathbf{A}_{\mathbf{C L}}\right)$ | $\mathbf{R}_{\mathbf{F}}(\Omega)$ | BANDWIDTH <br> $(\mathbf{M H z})$ |
| :---: | :---: | :---: |
| -1 | 332 | 350 |
| +1 | $464\left(+\mathrm{R}_{\mathbf{S}}=432 \Omega\right)$ | 300 |
| +2 | 464 | 425 |
| +5 | 215 | 270 |
| +10 | 180 | 115 |

## Non-inverting Input Source Impedance

For best operation, the DC source impedance seen by the non-inverting input should be $\geq 50 \Omega$. This is especially important in inverting gain configurations where the noninverting input would normally be connected directly to GND.

## Pulse Undershoot and Asymmetrical Slew Rates

The HFA1205 utilizes a quasi-complementary output stage to achieve high output current while minimizing quiescent supply current. In this approach, a composite device replaces the traditional PNP pulldown transistor. The composite device switches modes after crossing 0 V , resulting in added distortion for signals swinging below ground, and an increased undershoot on the negative portion of the output waveform (see Figures 7, 11, 15 and 19). This undershoot isn't present for small bipolar signals, or large positive signals (see Figures 5, 6, 9, 10, 13, 14, 17 and 18). Another artifact of the composite device is asymmetrical slew rates for output signals with a negative voltage component. The slew rate degrades as the output signal crosses through OV (see Figures 7, 11, 15, and 19), resulting in a slower overall negative slew rate. Positive only signals have symmetrical slew rates as illustrated in the large signal positive pulse response graphs (see Figures 5, 9, 13 and 17).

## PC Board Layout

The frequency response of this amplifier depends greatly on the amount of care taken in designing the PC board. The use of low inductance components such as chip resistors and chip capacitors is strongly recommended, while a solid ground plane is a must!

Attention should be given to decoupling the power supplies. A large value $(10 \mu \mathrm{~F})$ tantalum in parallel with a small value $(0.1 \mu \mathrm{~F})$ chip capacitor works well in most cases.

Terminated microstrip signal lines are recommended at the input and output of the device. Capacitance directly on the output must be minimized, or isolated as discussed in the next section.

Care must also be taken to minimize the capacitance to ground at the amplifier's inverting input (-IN). The larger this capacitance, the worse the gain peaking, resulting in pulse overshoot and possible instability. Reduce this capacitance by removing the ground plane under traces connected to -IN, and keep connections to - IN as short as possible.

## Driving Capacitive Loads

Capacitive loads, such as an A/D input, or an improperly terminated transmission line will degrade the amplifier's phase margin resulting in frequency response peaking and possible oscillations. In most cases, the oscillation can be avoided by placing a resistor $\left(R_{S}\right)$ in series with the output prior to the capacitance.

Figure 1 details starting points for the selection of this resistor. The points on the curve indicate the $R_{S}$ and $C_{L}$ combinations for the optimum bandwidth, stability, and settling time, but experimental fine tuning is recommended. Picking a point above or to the right of the curve yields an overdamped response, while points below or left of the curve indicate areas of underdamped performance.
$R_{S}$ and $C_{L}$ form a low pass network at the output, thus limiting system bandwidth well below the amplifier bandwidth of 425 MHz (for $A_{V}=+2$ ). By decreasing $R_{S}$ as $C_{L}$ increases (as illustrated in the curves), the maximum bandwidth is obtained without sacrificing stability. In spite of this, bandwidth still decreases as the load capacitance increases. For example, at $A_{V}=+2, R_{S}=50 \Omega, C_{L}=22 p F$, the overall bandwidth is limited to 230 MHz , and bandwidth drops to 80 MHz at $A_{V}=+2, R_{S}=7 \Omega, C_{L}=390 \mathrm{pF}$.


FIGURE 1. RECOMMENDED SERIES OUTPUT RESISTOR vs LOAD CAPACITANCE

## Evaluation Board

The performance of the HFA1205 may be evaluated using the HA5023 Evaluation Board.
The performance of the HFA1205IB (SOIC) may be evaluated using the HA5023 Evaluation Board and a SOIC to DIP adaptor like the Aries Electronics Part Number 08-350000-10.

The schematic for amplifier 1 and the board layout are shown in Figure 2 and Figure 3. Resistors $R_{F} R_{G}$ and $R_{S}$ may require a change to the appropriate value (see "Optimum Feedback Resistor" section) for the gain being evaluated.
To order evaluation boards (Part Number HA5023EVAL), please contact your local sales office.


FIGURE 2. MODIFIED EVALUATION BOARD SCHEMATIC


FIGURE 3A. TOP LAYOUT


FIGURE 3B. BOTTOM LAYOUT
FIGURE 3. EVALUATION BOARD LAYOUT

Typical Performance Curves $V_{S U P P L Y}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=$ Value From the Optimum Feedback Resistor Table, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified


FIGURE 4. SMALL SIGNAL POSITIVE PULSE RESPONSE


FIGURE 6. SMALL SIGNAL BIPOLAR PULSE RESPONSE


FIGURE 8. SMALL SIGNAL POSITIVE PULSE RESPONSE


FIGURE 5. LARGE SIGNAL POSITIVE PULSE RESPONSE


FIGURE 7. LARGE SIGNAL BIPOLAR PULSE RESPONSE


FIGURE 9. LARGE SIGNAL POSITIVE PULSE RESPONSE

Typical Performance Curves $V_{S U P P L Y}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=$ Value From the Optimum Feedback Resistor Table, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified (Continued)


FIGURE 10. SMALL SIGNAL BIPOLAR PULSE RESPONSE


FIGURE 12. SMALL SIGNAL POSITIVE PULSE RESPONSE


FIGURE 11. LARGE SIGNAL BIPOLAR PULSE RESPONSE


FIGURE 13. LARGE SIGNAL POSITIVE PULSE RESPONSE

Typical Performance Curves $V_{S U P P L Y}= \pm 5 V, R_{F}=$ Value From the Optimum Feedback Resistor Table, $T_{A}=25^{\circ} \mathrm{C}, R_{L}=100 \Omega$, Unless Otherwise Specified (Continued)


FIGURE 14. SMALL SIGNAL BIPOLAR PULSE RESPONSE


FIGURE 16. SMALL SIGNAL POSITIVE PULSE RESPONSE


FIGURE 18. SMALL SIGNAL BIPOLAR PULSE RESPONSE


FIGURE 15. LARGE SIGNAL BIPOLAR PULSE RESPONSE


FIGURE 17. LARGE SIGNAL POSITIVE PULSE RESPONSE


FIGURE 19. LARGE SIGNAL BIPOLAR PULSE RESPONSE

Typical Performance Curves $V_{S U P P L Y}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=$ Value From the Optimum Feedback Resistor Table, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified (Continued)


FIGURE 20. SETTLING TIME RESPONSE


FIGURE 22. FREQUENCY RESPONSE


FIGURE 21. OPEN LOOP TRANSIMPEDANCE


FIGURE 23. FREQUENCY RESPONSE

Typical Performance Curves $V_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=$ Value From the Optimum Feedback Resistor Table, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified (Continued)


FIGURE 24. FREQUENCY RESPONSE FOR VARIOUS OUTPUT VOLTAGES


FIGURE 26. FREQUENCY RESPONSE FOR VARIOUS OUTPUT VOLTAGES



FIGURE 25. FREQUENCY RESPONSE FOR VARIOUS OUTPUT VOLTAGES


FIGURE 27. FULL POWER BANDWIDTH


FIGURE 29. CROSSTALK

Typical Performance Curves $V_{\text {SUPPLY }}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{F}}=$ Value From the Optimum Feedback Resistor Table, $T_{A}=25^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{L}}=100 \Omega$, Unless Otherwise Specified (Continued)


FIGURE 30. REVERSE ISOLATION $\left(\mathrm{S}_{12}\right)$


FIGURE 32. 3rd ORDER INTERCEPT vs FREQUENCY


FIGURE 34. OUTPUT VOLTAGE vs TEMPERATURE


FIGURE 31. OUTPUT RESISTANCE


FIGURE 33. INPUT NOISE CHARACTERISTICS


FIGURE 35. SUPPLY CURRENT vs SUPPLY VOLTAGE

## Die Characteristics

DIE DIMENSIONS:
69 mils x 92 mils
$1750 \mu \mathrm{~m} \times 2330 \mu \mathrm{~m}$
METALLIZATION:
Type: Metal 1: AICu (2\%)/TiW
Thickness: Metal 1: $8 \mathrm{k} \AA \pm 0.4 \mathrm{k} \AA$
Type: Metal 2: AICu (2\%)
Thickness: Metal 2: $16 \mathrm{k} \AA \pm 0.8 \mathrm{k} \AA$

SUBSTRATE POTENTIAL (POWERED UP):
Floating (Recommend Connection to V-)

## PASSIVATION:

Type: Nitride
Thickness: 4k $\AA 0.5 \mathrm{k} \AA$

## TRANSISTOR COUNT:

180

## Metallization Mask Layout



## Dual-In-Line Plastic Packages (PDIP)



NOTES:

1. Controlling Dimensions: INCH. In case of conflict between English and Metric dimensions, the inch dimensions control.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95.
4. Dimensions $A, A 1$ and $L$ are measured with the package seated in JEDEC seating plane gauge GS-3.
5. D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch ( 0.25 mm ).
6. $E$ and $\mathrm{e}_{\mathrm{A}}$ are measured with the leads constrained to be perpendicular to datum -C .
7. $e_{B}$ and $e_{C}$ are measured at the lead tips with the leads unconstrained. $e_{C}$ must be zero or greater.
8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch ( 0.25 mm ).
9. $N$ is the maximum number of terminal positions.
10. Corner leads (1, N, N/2 and N/2 + 1) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of $0.030-0.045$ inch (0.76-1.14mm).

E8.3 (JEDEC MS-001-BA ISSUE D) 8 LEAD DUAL-IN-LINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | - | 0.210 | - | 5.33 | 4 |
| A1 | 0.015 | - | 0.39 | - | 4 |
| A2 | 0.115 | 0.195 | 2.93 | 4.95 | - |
| B | 0.014 | 0.022 | 0.356 | 0.558 | - |
| B1 | 0.045 | 0.070 | 1.15 | 1.77 | 8,10 |
| C | 0.008 | 0.014 | 0.204 | 0.355 | - |
| D | 0.355 | 0.400 | 9.01 | 10.16 | 5 |
| D1 | 0.005 | - | 0.13 | - | 5 |
| E | 0.300 | 0.325 | 7.62 | 8.25 | 6 |
| E1 | 0.240 | 0.280 | 6.10 | 7.11 | 5 |
| e | 0.100 | BSC | 2.5 | BSC | - |
| $\mathrm{e}_{\mathrm{A}}$ | 0.300 | BSC | 7.6 | BSC | 6 |
| $\mathrm{e}_{\mathrm{B}}$ | - | 0.430 | - | 10.92 | 7 |
| L | 0.115 | 0.150 | 2.93 | 3.81 | 4 |
| N | 8 |  | 8 |  | 9 |

Rev. 0 12/93

## Small Outline Plastic Packages (SOIC)



NOTES:

1. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication Number 95.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Dimension "D" does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
4. Dimension "E" does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25 mm ( 0.010 inch) per side.
5. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
6. " L " is the length of terminal for soldering to a substrate.
7. " N " is the number of terminal positions.
8. Terminal numbers are shown for reference only.
9. The lead width "B", as measured 0.36 mm ( 0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61 mm ( 0.024 inch).
10. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site www.intersil.com

## Sales Office Headquarters

Intersil Corporation
P. O. Box 883, Mail Stop 53-204

Melbourne, FL 32902
TEL: (321) 724-7000
FAX: (321) 724-7240

## EUROPE

Intersil SA
Mercure Center
100, Rue de la Fusee
1130 Brussels, Belgium
TEL: (32) 2.724.2111
FAX: (32) 2.724.22.05

## ASIA

Intersil Ltd.
8F-2, 96, Sec. 1, Chien-kuo North,
Taipei, Taiwan 104
Republic of China
TEL: 886-2-2515-8508
FAX: 886-2-2515-8369

