## 32768-word by 32-bit High Speed Synchronous Static RAM

## For the availability of this product, please contact the sales office.

## Description

The CXK77V3211Q is a $32 \mathrm{~K} \times 32$ high performance synchronous SRAM with a 2 -bit burst counter and output register. All synchronous inputs pass through register controlled by a positive-edge-triggered single clock input (CLK). The synchronous inputs include all addresses, all data inputs, chip enable ( $\overline{\mathrm{CE}}$ ), two additional chip enables for easy depth expansion (CE2, $\overline{\mathrm{CE} 2}$ ), burst control inputs ( $\overline{\mathrm{ADSC}}$, $\overline{\mathrm{ADSP}}, \overline{\mathrm{ADV}})$, four individual byte write enables ( $\overline{\mathrm{BW} 1}, \overline{\mathrm{BW}} 2, \overline{\mathrm{BW}} 3, \overline{\mathrm{BW}}$ ), one byte write enable ( $\overline{\mathrm{BWE}}$ ), and global write enable ( $\overline{\mathrm{SGW}}$ ).
Asynchronous inputs include the output enable $(\overline{\mathrm{OE}})$ and power down control (ZZ). Two mode control pins ( $\overline{\mathrm{LBO}}, \overline{\mathrm{FT}}$ ) define four different operation modes: Linear/Interleaved burst sequence and Flow-Thru/Pipelined operations.
WRITE cycles can be from one to four bytes wide as controlled by $\overline{\mathrm{BW} 1}$ through $\overline{\mathrm{BW} 4}$ and $\overline{\mathrm{BWE}}$ or SGW. The output register is included on-chip and controlled by clock, it can be activated by connecting $\overline{\mathrm{FT}}$ to high for high speed pipeline operation.
Burst operation can be initiated with either address status processor ( $\overline{\mathrm{ADSP}}$ ) or address status controller ( $\overline{\text { ADSC }}$ ) input pins. Subsequent burst addresses can be internally generated as controlled by the burst advance pin ( $\overline{\mathrm{ADV}}$ ). Burst order sequence can be controlled by connecting $\overline{\mathrm{LBO}}$ to high for Interleaved burst order (i486/Pentium ${ }^{\text {TM }}$ ) or by connecting $\overline{\mathrm{LBO}}$ to low for Linear burst order.
Address and write control are registered on-chip to simplify WRITE cycles. This allows self-timed WRITE cycles. Individual byte enables allow individual bytes to be written. WRITE pass through makes written data immediately available at the output register during READ cycle following a WRITE as controlled by $\overline{\mathrm{OE}}$.
The CXK77V3211Q operates from a +3.3 V power supply and all inputs and outputs are LVTTL compatible. The device is ideally suited for 1486 and Pentium ${ }^{\text {TM }}$ systems and those systems which benefit from a very wide data bus.


## Structure

Silicon gate CMOS IC

## Features

- Fast address access times and High frequency operation

| Symbol | Flow-through |  | Pipeline |  |
| :---: | :---: | :---: | :---: | :---: |
|  | Access | Cycle | Access | Cycle |
| -12 | 12 ns | 60 MHz | 7 ns | 75 MHz |
| -14 | 14 ns | 50 MHz | 8 ns | 66 MHz |

- 5 V tolerant inputs except I/O pins
- A $\overline{\text { FT pin }}$ for pipelined or flow-thru architecture
- A $\overline{\mathrm{LBO}}$ mode pin as burst control pin
(i486/Pentium ${ }^{\text {™ }}$ and Linear burst sequence)
- Single $+3.3 V{ }_{-}^{+10 \%}$ 5\% power supply
- Common data inputs and data outputs
- All inputs and outputs are LVTTL compatible
- Four Individual BYTE WRITE enables, GLOBAL WRITE and BYTE WRITE ENABLE
- Three Chip Enables for simple depth expansion
- One cycle output disable for both pipelined and flow-thru operation
- Internal input registers for address, data and control signals
- Self-timed WRITE cycle
- Write pass through capability
- High 30pF output drive capability at rated access time
- A ZZ pin for powerdown
- 100-lead QFP package for high density, high speed operation
i486/Pentium is a trademark of Intel Corp.
Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.
Block Diagram



## Pin Configuration



## Pin Description

| Symbol | 1/O | Description |
| :---: | :---: | :---: |
| A0 to A14 | 1 | Synchronous Address Inputs: These inputs are registered and must meet the setup and hold times around the rising edge of CLK. |
| $\begin{aligned} & \overline{\mathrm{BW} 1}, \overline{\mathrm{BW} 2}, \\ & \overline{\mathrm{BW} 3}, \overline{\mathrm{BW} 4} \end{aligned}$ | 1 | Synchronous Individual Byte Write Enables: These active LOW inputs allow individual bytes to be written and must meet the setup and hold times around the rising edge of CLK. A BYTE WRITE enable is LOW for a WRITE cycle and HIGH for a READ cycle. BW1 controls DQ1 to DQ8. BW2 controls DQ9 to DQ16. BW3 controls DQ17 to DQ24. BW4 controls DQ25 to DQ32. Data I/O are tristated if any of these four inputs are LOW. |
| CLK | 1 | Clock: This signal latches the address, data, chip enable, byte write enables and burst control inputs on its rising edge. All synchronous inputs must meet setup and hold times around the clock's rising edge. |
| $\overline{\mathrm{CE}}$ | 1 | Synchronous Chip Enable: This active LOW input is used to enable the device and conditions internal use of $\overline{\text { ADSP. This input is sampled only when a new }}$ external address is loaded. |
| $\overline{\mathrm{CE} 2}$ | 1 | Synchronous Chip Enable: This active LOW input is used to enable the device. This input is sampled only when a new external address is loaded. This input can be used for memory depth expansion. |
| CE2 | 1 | Synchronous Chip Enable: This active HIGH input is used to enable the device. This input is sampled only when a new external address is loaded. This input can be used for memory depth expansion. |
| $\overline{\mathrm{OE}}$ | 1 | Output Enable: This active LOW asynchronous input enables the data I/O output drivers. |
| $\overline{\text { ADV }}$ | 1 | Synchronous Address Advance: This active LOW input is used to advance the internal burst counter, controlling burst access after the external address is loaded. A HIGH on this pin effectively causes wait status to be generated (no address advance). This pin must be HIGH at the rising edge of the first clock after an ADSP cycle is initiated if a WRITE cycle is desired (to ensure use of correct address). |
| $\overline{\text { ADSP }}$ | 1 | Synchronous Address Status Processor: This active LOW input interrupts any ongoing burst, causing a new external address to be latched. A READ is performed using the new address, independent of the byte write enables and ADSC but dependent upon CE2 and CE2. ADSP is ignored if CE is HIGH. Power down state is entered if CE2 is LOW or CE2 is HIGH. |
| $\overline{\text { ADSC }}$ | 1 | Synchronous Address Status Controller: This active LOW input interrupts any ongoing burst and causes a new external address to be latched. A READ or WRITE is performed using the new address if all chip enables are active. Powerdown state is entered if one or more chip enables are inactive. |
| NC | - | No Connect: These signals are not internally connected. |
| DQ1 to DQ32 | I/O | SRAM Data I/O: Byte 1 is DQ1 to DQ8; Byte 2 is DQ9 to DQ16; Byte 3 is DQ17 to DQ24; Byte 4 is DQ25 to DQ32. Input data must meet setup and hold times around the rising edge of CLK. |
| $\overline{\text { BWE }}$ | I | Byte Write Enable: This active low input enables individual byte to write. |
| SGW | 1 | Global Write: This active low input enables to write all bytes. |
| $\overline{\mathrm{FT}}$ | I | Flow Through: This active low input selects flow through output. |
| $\overline{\text { LBO }}$ | I | Linear Burst: This active high input selects interleaved burst sequence. |
| ZZ | I | ZZ: This active high input enables the device in powerdown mode. |
| VDD | Supply | Power Supply: $+3.3 \mathrm{~V} \pm 10 \%$ |
| Vss | Supply | Ground: GND |
| Vodq | Supply | Isolated Output Buffer Supply: $+3.3 \mathrm{~V}_{-}^{+10 \%}$ |
| Vssq | Supply | Isolated Output Buffer Ground: GND |

Interleaved Burst Sequence Table

| Operation |  | Address used |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  |  | A1 | A0 |  |
| First access, latch external address | A14 to A2 | A1 | A0 |  |
| Second access (first burst address) | latched A14 to A2 | latched A1 | latched $\overline{\mathrm{AO}}$ |  |
| Third access (second burst address) | latched A14 to A2 | latched $\overline{\mathrm{A} 1}$ | latched A0 |  |
| Fourth access (third burst address) | latched A14 to A2 | latched $\overline{\mathrm{A} 1}$ | latched $\overline{\mathrm{A0}}$ |  |

Interleaved Burst Address Table

| First address | Second address | Third address | Fourth address |
| :---: | :---: | :---: | :---: |
| X...X00 | X...X01 | X $\ldots \mathrm{X} 10$ | $\mathrm{X} \ldots \mathrm{X} 11$ |
| $\mathrm{X} \ldots \mathrm{X} 01$ | $\mathrm{X} \ldots \mathrm{X} 00$ | $\mathrm{X} \ldots \mathrm{X} 11$ | $\mathrm{X} \ldots \mathrm{X} 10$ |
| $\mathrm{X} \ldots \mathrm{X} 10$ | $\mathrm{X} \ldots \mathrm{X} 11$ | $\mathrm{X} \ldots \mathrm{X} 00$ | $\mathrm{X} \ldots \mathrm{X} 01$ |
| $\mathrm{X} \ldots \mathrm{X} 11$ | $\mathrm{X} \ldots \mathrm{X} 10$ | $\mathrm{X} \ldots \mathrm{X} 01$ | $\mathrm{X} \ldots \mathrm{X} 00$ |

## Linear Burst Address Table

| First address | Second address | Third address | Fourth address |
| :---: | :---: | :---: | :---: |
| X...X00 | X $\ldots \mathrm{X} 01$ | $\mathrm{X} \ldots \mathrm{X} 10$ | $\mathrm{X} \ldots \mathrm{X} 11$ |
| $\mathrm{X} \ldots \mathrm{X} 01$ | $\mathrm{X} \ldots \mathrm{X} 10$ | $\mathrm{X} \ldots \mathrm{X} 11$ | $\mathrm{X} \ldots \mathrm{X} 00$ |
| $\mathrm{X} \ldots \mathrm{X} 10$ | $\mathrm{X} \ldots \mathrm{X} 11$ | $\mathrm{X} \ldots \mathrm{X} 00$ | $\mathrm{X} \ldots \mathrm{X} 01$ |
| $\mathrm{X} \ldots \mathrm{X} 11$ | $\mathrm{X} \ldots \mathrm{X} 00$ | $\mathrm{X} \ldots \mathrm{X} 01$ | $\mathrm{X} \ldots \mathrm{X} 10$ |

## Pass-Through Truth Table

| Previous cycle |  | Present cycle |  |  |  | Next cycle |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Operation | $\overline{\text { BWs }}$ | Operation | $\overline{\mathrm{CE}}$ | $\overline{\text { BWs }}$ | $\overline{\mathrm{OE}}$ | Operation |
| Initial WRITE cycle, all bytes Address $=A(n-1)$, $\text { data }=D(n-1)$ | All L | Initial READ cycle <br> Register $A(n), Q=D(n-1)$ | L | H | L | Read D (n) |
| Initial WRITE cycle, all bytes Address $=A(n-1)$, data $=D(n-1)$ | All L | No new cycle $Q=D(n-1)$ | H | H | L | No carryover from previous cycle |
| Initial WRITE cycle, all bytes Address $=A(n-1)$, $\text { data }=D(n-1)$ | All L | No new cycle $\mathrm{Q}=\mathrm{HIGH}-\mathrm{Z}$ | H | H | H | No carryover from previous cycle |
| Initial WRITE cycle, one byte Address $=A(n-1)$, $\text { data }=D(n-1)$ | One L | No new cycle $Q=D(n-1)$ for one byte | H | H | L | No carryover from previous cycle |

Note) Previous cycle may be either BURST or NONBURST cycle.

| Function | $\overline{\mathrm{LBO}}$ |
| :--- | :---: |
| Linear burst | L |
| Interleaved burst | H or NC |


| Function | $\overline{\text { FT }}$ |
| :---: | :---: |
| Flow-thru output | L or NC |
| Pipelined output | H |


| Function | ZZ |
| :--- | :---: |
| Powerdown to IsB1 | H |
| Active | L or NC |

## Partial Truth Table

| Function | $\overline{\text { SGW }}$ | $\overline{\text { BWE }}$ | $\overline{\text { BW1 }}$ | $\overline{\text { BW2 }}$ | BW3 | BW4 |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| READ | H | H | X | X | X | X |
| READ | H | L | H | H | H | H |
| WRITE byte 1 | H | L | L | H | H | H |
| WRITE all bytes | H | L | L | L | L | L |
| WRITE all bytes | L | X | X | X | X | X |

## Absolute Maximum Rating

$\left(\mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{GND}=0 \mathrm{~V}\right)$

| Item | Symbol | Rating | Unit |
| :--- | :--- | :---: | :---: |
| Supply voltage | VDD | -0.5 to +4.6 | V |
| Input voltage | VIN | -0.5 to $6($ Max. $)$ | V |
| Power dissipation | PD | 1.6 | W |
| Operating temperature | Topr | 0 to +70 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | Tstg | -55 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Soldering temperature $\cdot$ time | Tsolder | $235 \cdot 10$ | ${ }^{\circ} \mathrm{C} \cdot \mathrm{sec}$ |

DC Recommended Operating Conditions ( $\mathrm{Ta}=0$ to $+70^{\circ} \mathrm{C}, \mathrm{GND}=0 \mathrm{~V}$ )

| Item | Symbol | Min. | Typ. | Max. | Unit | Note |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{DD}}$ | 3.135 | 3.3 | 3.63 | V | 1 |
| Input high voltage | $\mathrm{V}_{\mathrm{IH}}$ | 2.0 | - | 5.5 | V | 1,2 |
| Input low voltage | $\mathrm{VIL}^{2}$ | -0.3 | - | 0.8 | V | 1,2 |

Note) 1. All voltage referenced to Vss (GND).
2. Overshoot: $\mathrm{VIH}^{\leq} \leq \mathrm{VDD}+2.0 \mathrm{~V}$ for $\mathrm{t} \leq \mathrm{tkc} / 2$.

Undershoot: VIL $\geq-2.0 \mathrm{~V}$ for $\mathrm{t} \leq \mathrm{tkc} / 2$.

DC and Operating Characteristics
$\left(\mathrm{VDD}=3.3 \mathrm{~V}{ }_{-}^{+10 \%}\right.$ \% $, \mathrm{GND}=0 \mathrm{~V}, \mathrm{Ta}=0$ to $\left.+70^{\circ} \mathrm{C}\right)$

| Item | Symbol | Test condition | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Input leakage current | ILI | VIN = GND to Vdo | -1 | 1 | $\mu \mathrm{A}$ |
| Output leakage current | İo | Output disabled, Vout = GND to VDD | -1 | 1 | $\mu \mathrm{A}$ |
| Operating supply current | Idd-0MHz <br> Idd-66MHz <br> Idd-80MHz | Device selected; all inputs $\leq \mathrm{V}_{\mathrm{IL}}$ or $\geq \mathrm{V}_{\mathrm{IH}}$; cycle time $\geq$ tkc min, $\mathrm{VDD}=\mathrm{MAX}$; outputs open | - | $\begin{gathered} \hline 20 \\ 210 \\ 250 \end{gathered}$ | mA |
| Static CMOS supply current | IdD1-0MHz | All inputs $\leq 0.2 \mathrm{~V}$ or $\geq \mathrm{VDD}-0.2 \mathrm{~V}$ | - | 20 | mA |
| Standby current | Isb1 | $\begin{aligned} & \mathrm{ZZ} \geq \mathrm{VDD}-0.2 \mathrm{~V}, \\ & \text { All inputs } \leq 0.2 \mathrm{~V} \text { or } \geq \mathrm{VDD}-0.2 \mathrm{~V} \end{aligned}$ | - | 20 | mA |
| Deselect supply current | Isb2-0MHz Isb2-66MHz Isb2-80MHz | Device deselect | - | $\begin{gathered} \hline 20 \\ 120 \\ 140 \end{gathered}$ | mA |
| Output High voltage | Vон | $1 \mathrm{OH}=-5.0 \mathrm{~mA}$ | 2.4 | - | V |
| Output Low voltage | VoL | $1 \mathrm{lL}=5.0 \mathrm{~mA}$ | - | 0.4 | V |

DC and Operating Characteristics for Special Modes-pins

| Mode-pins | V IN | ILI |
| :--- | :---: | :---: |
| $\overline{\mathrm{FT}}$ | $\geq \mathrm{V}$ IH +0.5 V | $<1 \mu \mathrm{~A}$ |
| ZZ | $<\mathrm{VIH}+0.5 \mathrm{~V}$ | $>10 \mathrm{~K} \Omega$ to VSS |
| $\overline{\mathrm{LBO}}$ | $\geq \mathrm{V}$ IL | $<1 \mu \mathrm{~A}$ |
|  | $<\mathrm{VIL}$ | $>10 \mathrm{~K} \Omega$ to VDD |

These Mode-pin input buffers ( $\overline{\mathrm{FT}}, \mathrm{ZZ}, \overline{\mathrm{LBO}}$ ) have special self-bias circuit to protect against coupling noise when these pins are not connected during normal operations.

AC Electrical Characteristics

| Item |  | Symbol | -12 |  | -14 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. |  |
| Flow-thru | Clock to output valid |  | tко | - | 12 | - | 14 | ns |
|  | Clock to output invalid | trax | 3 | - | 3 | - | ns |
|  | Clock to output in Low-Z | tız ${ }^{2}$ | 3 | - | 3 | - | ns |
|  | Clock cycle time | tкc | 16.6 | - | 20 | - | ns |
| Pipeline | Clock to output valid | tкк | - | 7 | - | 8 | ns |
|  | Clock to output invalid | trax | 2 | - | 2 | - | ns |
|  | Clock to output in Low-Z | tız ${ }^{2}$ | 2 | - | 2 | - | ns |
|  | Clock cycle time | tкс | 13 | - | 15 | - | ns |
| Clock HIGH time |  | tкн | 3.5 | - | 4 | - | ns |
| Clock LOW time |  | tkL | 3.5 | - | 4 | - | ns |
| Clock to output in High-Z |  | thz ${ }^{2}$ | - | 5 | - | 6 | ns |
| $\overline{\text { OE to output valid }}$ |  | toe | - | 5 | - | 6 | ns |
| $\overline{\text { OE }}$ to output in Low-Z |  | tolz ${ }^{2}$ | 0 | - | 0 | - | ns |
| $\overline{\text { OE }}$ to output in High-Z |  | tohz ${ }^{2}$ | - | 5 | - | 6 | ns |
| Setup time |  | ts | 2.5 | - | 2.5 | - | ns |
| Hold time |  | th | 0.5 | - | 0.5 | - | ns |
| ZZ setup |  | tzzs ${ }^{3}$ | 5 | - | 5 | - | ns |
| ZZ hold |  | tzzH $^{3}$ | 1 | - | 1 | - | ns |
| ZZ recovery |  | tzzR | 20 | - | 20 | - | ns |

1. All parameters are specified over the range 0 to $70^{\circ} \mathrm{C}$.
2. These parameters are sampled and are not $100 \%$ tested.
3. Signal is asynchronous, however, to be recognized on any given clock the signal must meet specified setup and hold times.
I/O capacitance

| Item | Symbol | Test condition | Typ. | Max. | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| Input capacitance | $\mathrm{C} I \mathrm{~N}$ | $\mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ | 4 | 5 | pF |
| $\mathrm{I} / \mathrm{O}$ capacitance | Cout | $\mathrm{V}_{\mathrm{I}} \mathrm{O}=0 \mathrm{~V}$ | 6 | 7 | pF |

This parameter is sampled and is not $100 \%$ tested.

AC Test Conditions ( $\mathrm{VDD}=3.3 \mathrm{~V}{ }_{-5}+10 \%, \mathrm{Ta}=0$ to $+70^{\circ} \mathrm{C}$ )

| Item | Conditions |
| :--- | :--- |
| Input pulse high level | $\mathrm{VIH}=2.8 \mathrm{~V}$ |
| Input pulse low level | $\mathrm{VIL}=0 \mathrm{~V}$ |
| Input rise time | $\mathrm{tr}=1 \mathrm{~V} / \mathrm{ns}$ |
| Input fall time | $\mathrm{tf}=1 \mathrm{~V} / \mathrm{ns}$ |
| Input reference level | 1.4 V |
| Output reference level | 1.4 V |
| Output load conditions | Fig. 1 and Fig. 2 |

* Include scope and jig capacitance.
* Test conditions as specified with the output loading as shown in Fig. 1 unless otherwise noted.
* Output load (2) for tlz and thz, tolz and tohz.


Output load (1)
Fig. 1.


Output load (2)
Fig. 2.

Truth Tables

| Operation | Address used | CE | CE2 | CE2 | ADSP | ADSC | ADV | BWx | OE | CLK | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselected cycle, power-down | None | H | X | X | X | L | X | X | X | L-H | High-Z |
| Deselected cycle, power-down | None | L | X | L | L | X | X | X | X | L-H | High-Z |
| Deselected cycle, power-down | None | L | H | X | L | X | X | X | X | L-H | High-Z |
| Deselected cycle, power-down | None | L | X | L | H | L | X | X | X | L-H | High-Z |
| Deselected cycle, power-down | None | L | H | X | H | L | X | X | X | L-H | High-Z |
| READ cycle, begin burst | External | L | L | H | L | X | X | X | L | L-H | Q |
| READ cycle, begin burst | External | L | L | H | L | X | X | X | H | L-H | High-Z |
| WRITE cycle, begin burst | External | L | L | H | H | L | X | L | X | L-H | D |
| READ cycle, begin burst | External | L | L | H | H | L | X | H | L | L-H | Q |
| READ cycle, begin burst | External | L | L | H | H | L | X | H | H | L-H | High-Z |
| READ cycle, continue burst | Next | X | X | X | H | H | L | H | L | L-H | Q |
| READ cycle, continue burst | Next | X | X | X | H | H | L | H | H | L-H | High-Z |
| READ cycle, continue burst | Next | H | X | X | X | H | L | H | L | L-H | Q |
| READ cycle, continue burst | Next | H | X | X | X | H | L | H | H | L-H | High-Z |
| WRITE cycle, continue burst | Next | X | X | X | H | H | L | L | X | L-H | D |
| WRITE cycle, continue burst | Next | H | X | X | X | H | L | L | X | L-H | D |
| READ cycle, suspend burst | Current | X | X | X | H | H | H | H | L | L-H | Q |
| READ cycle, suspend burst | Current | X | X | X | H | H | H | H | H | L-H | High-Z |
| READ cycle, suspend burst | Current | H | X | X | X | H | H | H | L | L-H | Q |
| READ cycle, suspend burst | Current | H | X | X | X | H | H | H | H | L-H | High-Z |
| WRITE cycle, suspend burst | Current | X | X | X | H | H | H | L | X | L-H | D |
| WRITE cycle, suspend burst | Current | H | X | X | X | H | H | L | X | L-H | D |

Note) 1. X means "don't care". H means logic HIGH. L means logic LOW. $\overline{\mathrm{BW}} \mathrm{X}=\mathrm{L}$ means any one or more byte write enable signals ( $\overline{\mathrm{BW} 1}, \overline{\mathrm{BW} 2}, \overline{\mathrm{BW} 3}, \overline{\mathrm{BW} 4})$ are LOW. $\overline{\mathrm{BW}} \mathrm{x}=\mathrm{H}$ means all byte write enable signals are HIGH.
2. $\overline{\mathrm{BW} 1}$ enables writes to Byte 1 (DQ1 to DQ8). $\overline{\mathrm{BW} 2}$ enables writes to Byte 2 (DQ9 to DQ16). $\overline{\mathrm{BW} 3}$ enables writes to Byte 3 (DQ17 to DQ24). BW4 enables writes to Byte 4 (DQ25 to DQ32).
3. All inputs except $\overline{\mathrm{OE}}$ must meet setup and hold times around the rising edge (LOW to HIGH) of CLK.
4. Wait states are inserted by suspending burst.
5. For a write operation following a read operation, $\overline{\mathrm{OE}}$ must be HIGH before the input data required setup time and held HIGH throughout the input data hold time.
6. This device contains circuitry that will ensure the outputs will be in HIGH-Z during power-up.
7. $\overline{\text { ADSP LOW always initiates an internal READ at the L-H edge of CLK. A WRITE is performed by }}$ setting one or more byte write enable signals LOW for the subsequent L-H edge of CLK. Refer to WRITE timing diagram for clarification.

Read Timing (Pipeline)

${ }^{*} 1 \mathrm{Q}(\mathrm{A} 2)$ refers to output from address $\mathrm{A} 2 . \mathrm{Q}(\mathrm{A} 2+1)$ refers to output from the next internal burst address following A2.
${ }^{*} 2 \overline{\mathrm{CE} 2}$ and CE2 have timing identical to $\overline{\mathrm{CE}}$. On this diagram, when $\overline{\mathrm{CE}}$ is LOW, $\overline{\mathrm{CE} 2}$ is LOW and CE2 is HIGH. When $\overline{\mathrm{CE}}$ is HIGH, $\overline{\mathrm{CE} 2}$ is HIGH and CE is LOW.
*3 On deselect cycle, Q is tri-stated immediately on the same cycle $\overline{\mathrm{CE}}$ is LOW.

## Write Timing (Pipeline)


${ }^{* 1} \mathrm{Q}$ (A2) refers to output from address A2. Q (A2 +1 ) refers to output from the next internal burst address following A2.
${ }^{* 2} \overline{\mathrm{CE} 2}$ and CE2 have timing identical to $\overline{\mathrm{CE}}$. On this diagram, when $\overline{\mathrm{CE}}$ is LOW, $\overline{\mathrm{CE} 2}$ is LOW and CE2 is HIGH. When $\overline{\mathrm{CE}}$ is HIGH, $\overline{\mathrm{CE}} 2$ is HIGH and CE2 is LOW.
${ }^{* 3} \overline{\mathrm{OE}}$ must be HIGH before the input data setup and held HIGH throughout the data hold time. This prevents input/output data contention for the time period prior to the byte write enable inputs being sampled.
*4 $\overline{\text { ADV }}$ must be HIGH to permit a WRITE to the loaded address.

## Read/Write Timing (Pipeline)


${ }^{* 1} \mathrm{Q}(\mathrm{A} 3)$ refers to output from address A3. $\mathrm{Q}(\mathrm{A} 3+1)$ refers to output from the next internal burst address following A3.
*2 $\overline{\mathrm{CE} 2}$ and CE2 have timing identical to $\overline{\mathrm{CE}}$. On this diagram, when $\overline{\mathrm{CE}}$ is LOW, $\overline{\mathrm{CE} 2}$ is LOW and CE2 is HIGH. When $\overline{\mathrm{CE}}$ is HIGH, $\overline{\mathrm{CE} 2}$ is HIGH and CE2 is LOW.

Read Timing (Flow-Thru)

*1 $\mathrm{Q}(\mathrm{A} 2)$ refers to output from address $\mathrm{A} 2 . \mathrm{Q}(\mathrm{A} 2+1)$ refers to output from the next internal burst address following A2.
*2 $\overline{\mathrm{CE} 2}$ and CE2 have timing identical to $\overline{\mathrm{CE}}$. On this diagram, when $\overline{\mathrm{CE}}$ is LOW, $\overline{\mathrm{CE} 2}$ is LOW and CE2 is HIGH. When $\overline{\mathrm{CE}}$ is HIGH, $\overline{\mathrm{CE} 2}$ is HIGH and CE is LOW.

## Write Timing (Flow-Thru)


${ }^{* 1} \mathrm{Q}(\mathrm{A} 2)$ refers to output from address A2. $\mathrm{Q}(\mathrm{A} 2+1)$ refers to output from the next internal burst address following A2.
*2 $\overline{\mathrm{CE} 2}$ and CE2 have timing identical to $\overline{\mathrm{CE}}$. On this diagram, when $\overline{\mathrm{CE}}$ is LOW, $\overline{\mathrm{CE} 2}$ is LOW and CE2 is HIGH. When $\overline{\mathrm{CE}}$ is HIGH, $\overline{\mathrm{CE} 2}$ is HIGH and CE2 is LOW.
*3 $\overline{\mathrm{OE}}$ must be HIGH before the input data setup and held HIGH throughout the data hold time. This prevents input/output data contention for the time period to the byte write enable inputs being sampled.
*4 $\overline{\mathrm{ADV}}$ must be HIGH to permit a WRITE to the loaded address.

## Read/Write Timing (Flow-Thru)


${ }^{*}{ }^{1} Q(A 3)$ refers to output from address $A 3 . Q(A 3+1)$ refers to output from the next internal burst address following A3.
${ }^{*} 2 \overline{\mathrm{CE} 2}$ and CE2 have timing identical to $\overline{\mathrm{CE}}$. On this diagram, when $\overline{\mathrm{CE}}$ is LOW, $\overline{\mathrm{CE} 2}$ is LOW and CE2 is HIGH. When $\overline{\mathrm{CE}}$ is HIGH, $\overline{\mathrm{CE} 2}$ is HIGH and CE2 is LOW.

## ZZ Timing




NOTE: Dimension "*" does not include mold protrusion.
PACKAGE STRUCTURE

| SONY CODE | QFP-100P-L02 |
| :--- | :---: |
| EIAJ CODE | *QFP100-P-1420-B |
| JEDEC CODE | - |


| PACKAGE MATERIAL | EPOXY RESIN |
| :--- | :--- |
| LEAD TREATMENT | SOLDER PLATING |
| LEAD MATERIAL | COPPER |
| PACKAGE WEIGHT | 1.7 g |

