## IF Amplifier for M-ary FSK Pagers (AFC Supported)

## Description

The CXA3179N is a low current consumption FM IF amplifier which employs the newest bipolar process. It is suitable for M-ary FSK pagers using AFC.

## Features

- Low current consumption : 1.1 mA (typ. at Vcc=1.4 V)
- Low voltage operation : Vcc=1.1 to 4.0 V
- Small package 24-pin SSOP
- Second mixer and oscillator
- Needless of IF decoupling capacitor
- Reference power supply for operational amplifier and comparator
- Bit rate filter with variable cut-off
- AFC current output circuit
- RSSI function
- IF input, Vcc standard
- Maximum input frequency : 30 MHz



## Absolute Maximum Ratings

| - Supply voltage | Vcc | 7.0 | V |
| :--- | :---: | :---: | :---: |
| - Operating temperature | Topr | -20 to +75 | ${ }^{\circ} \mathrm{C}$ |
| - Storage temperature | Tstg | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| - Allowable power dissipation <br>  <br>  <br>  <br> PD | 417 | mW |  |
| Operating Condition <br> Supply voltage |  |  |  |

## Applications

- M-ary FSK pagers
- Double conversion pagers


## Structure

Bipolar silicon monolithic IC

## Block Diagram and Pin Configuration



Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

Pin Description

| $\begin{aligned} & \hline \text { Pin } \\ & \text { No. } \end{aligned}$ | Symbol | Pin voltage | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: |
| 1 | OSC IN | 1.4 V |  | Connects the external parts of crystal oscillator circuit. |
| 2 | OSC OUT | 0.7 V |  | connected to these pins and Vcc. |
| 3 | MIX OUT | 1.3 V |  | Mixer output. <br> Connect a 455 kHz ceramic filter between this pin and IF IN. |
| 4 | Vcc |  |  | Power supply. |
| 5 | IF IN | 1.4 V |  | IF limiter amplifier input. |
| 6 | TH CONT | - |  | Determines the level comparator threshold value. <br> Threshold value can be adjusted by inserting the resistor between Pin 6 and Vcc. <br> Normally, short to Vcc. |
| 7 | AFC | - |  | AFC current output. |
| 8 | QUAD | 1.4 V | (8) $\mathbf{a}_{20 \mathrm{P}}^{\operatorname{H1}}$ | Connects the phase shifter of FM detector circuit. |


| $\begin{aligned} & \hline \text { Pin } \\ & \text { No. } \end{aligned}$ | Symbol | $\begin{gathered} \hline \text { Pin } \\ \text { voltage } \end{gathered}$ | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} 9 \\ 10 \\ 11 \end{gathered}$ | $\begin{aligned} & \mathrm{C} 1 \\ & \mathrm{C} 2 \\ & \mathrm{C} 3 \end{aligned}$ | 0.2 V |  | Connects the capacitor that determines the LPF cut-off. |
| 12 | FIL SW | - |  | Switches the LPF cut-off. <br> Cut-off is decreased by setting this pin high. <br> (Applied voltage range : $-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V})$ |
| 13 | RSSI | 0.1 V |  | RSSI circuit output. |
| 14 | AFC OFF | - |  | Sets off the AFC circuit current. <br> The AFC current is off by setting Pin 18 low and Pin 14 high. |
| $\begin{aligned} & 15 \\ & 19 \\ & 20 \end{aligned}$ | L.C. OUT NRZ OUT LVA OUT | $\begin{aligned} & - \\ & - \end{aligned}$ |  | Level comparator, NRZ comparator and LVA comparator outputs. They are open collectors. (Applied voltage range : $-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V})$ |
| 16 | AUDIO | 0.2 V |  | Level comparator and NRZ comparator inputs. <br> The filter circuit output is connected. |


| $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Symbol | $\begin{gathered} \hline \text { Pin } \\ \text { voltage } \end{gathered}$ | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: |
| 17 | B.S. | - - |  | Controls the battery saving. <br> Setting this pin low suspends the operation of IC. <br> (Applied voltage range : $-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V})$ |
| 18 | AFC C. | - |  | Controls the time constant of the AFC circuit. Set this pin high to make the short time constant. <br> (Applied voltage range : $-0.5 \mathrm{~V} \text { to }+7.0 \mathrm{~V})$ |
| 21 | REG CONT | - |  | Output for internal constant-voltage source amplifier. <br> Connect the base of PNP transistor. (Current capacity : $100 \mu \mathrm{~A}$ ) |
| 22 | REG OUT | 1.0 V |  | Constant-voltage source output. Controlled to maintain 1.0 V . |
| 23 | GND | - |  | Ground |
| 24 | MIX IN | 1.4 V |  | Mixer input. |

## Electrical Characteristics

(Vcc=1.4 V, Ta=25 ${ }^{\circ} \mathrm{C}, F \mathrm{Fs}=21.7 \mathrm{MHz}$, Fmod=1.6 kHz, Fdev=4.8 kHz, AMmod=30 \%)

| Item | Symbol | Conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Current consumption | Icc | Measurement circuit 1, V2=1.0 V | 0.7 | 1.1 | 1.35 | mA |
| Current consumption | Iccs | Measurement circuit 1, V2=0 V | - | 6 | 10 | $\mu \mathrm{A}$ |
| AM rejection ratio | AMRR | Measurement circuit 2, 30 k LPF | 25 | - | - | dB |
| NRZ output saturation voltage | Vsatnrz | Measurement circuit 4, Vin=0.3 V | - | - | 0.4 | V |
| NRZ output leak current | ILNRZ | Measurement circuit 3, Vin=0.1 V | - | - | 5.0 | $\mu \mathrm{A}$ |
| NRZ hysteresis width | Vtwnrz | Measurement circuit 3 , Vin $=0.1$ to 0.3 V | 0 | 10 | 20 | mV |
| VB output current | Iout | Measurement circuit 5 | 100 | - | - | $\mu \mathrm{A}$ |
| VB output saturation voltage | Vsatvb | Measurement circuit 5 | - | - | 0.4 | V |
| REG OUT voltage | Vreg | Output current $0 \mu \mathrm{~A}$ | 0.95 | 1.00 | 1.05 | V |
| LVA operating voltage | Vlva | Measurement circuit 6, V1=1.4 to 1.0 V | 1.00 | 1.05 | 1.10 | V |
| LVA output leak current | Illva | Measurement circuit 6, V1=1.0 V | - | - | 2.0 | $\mu \mathrm{A}$ |
| LVA output saturation voltage | Vsatlva | Measurement circuit 7 | - | - | 0.4 | V |
| Detector output voltage | Vodet | Measurement circuit 2 | 50 | 63 | 80 | mVrms |
| Logic input voltage high level | Vthbsv | - | 0.9 | - | - | V |
| Logic input voltage low level | VTLBSV | - | - | - | 0.35 | V |
| Limiting sensitivity | Vin (LIM) | Measurement circuit 2, Data filter $\mathrm{fc}=2.4 \mathrm{kHz}$ | - | -108 | - | dBm |
| Detector output level ratio deviation to level comparator window width | V LCWr | When Pin 6 is shorted to Vcc | -15 | 0 | +15 | \% |
| Level comparator output saturation voltage | Vsatlc | Measurement circuit 9 | - | - | 0.4 | V |
| Level comparator output leak current | ILLC | Measurement circuit 8 | - | - | 2.0 | $\mu \mathrm{A}$ |
| RSSI output offset | Vorssi | Measurement circuit 10 | - | 150 | 300 | mV |
| Mixer input resistance | Rinlim | - | 1.6 | 2.0 | 2.4 | $\mathrm{k} \Omega$ |
| Mixer output resistance | Routmix | - | 1.2 | 1.5 | 1.8 | $\mathrm{k} \Omega$ |
| IF limiter input resistance | Rinlim | - | 1.2 | 1.5 | 1.8 | $\mathrm{k} \Omega$ |

## Electrical Characteristics Measurement Circuit




Measurement circuit 7


Measurement circuit 8


Application Circuit

Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for
any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

## Application Notes

## 1) Power Supply

The CXA3179N, with built-in regulator, is designed to permit stable operation at a wide range of supply voltage from 1.1 to 4.0 V . Decouple the wiring to $\mathrm{Vcc}(\operatorname{Pin} 4)$ as close to the pin as possible.

## 2) Oscillator Input

Oscillator input method
a) Using Pins 1 and 2, input a self-excited oscillation signal through the composition of a Colpitts type crystal oscillator circuit.
b) Directly input a local oscillation signal to Pin 1.


Fig. 1

## 3) Mixer

The mixer is of double-balance type. Pin 24 is the input pin. Input though a suitable matching circuit. The input impedance is $2.0 \mathrm{k} \Omega$.
Pin 3 serves as the output pin for the mixer, and a load resistance of $1.5 \mathrm{k} \Omega$ is incorporated.

## 4) IF Filter

The filter to be connected between this mixer output and the IF limiter amplifier input should have the following specifications.
$\mathrm{I} / \mathrm{O}$ impedance $\quad: 1.5 \mathrm{k} \Omega \pm 10 \%$
Band width : Changes according to applications.

## 5) IF Limiter Amplifier

The gain of this IF limiter amplifier is approximately 100 dB . Take notice of the following points in making connection to the IF limiter amplifier input pin (Pin 5).
a) Wiring to the IF limiter amplifier input (Pin 5) should be as short as possible.
b) As the IF limiter amplifier output appears at QUAD (Pin 8), wiring to the ceramic discriminator connected to QUAD should be as short as possible to reduce the interference with the mixer output and IF limiter amplifier input.


Fig. 2

## 6) Quick Charge

In order to hasten the Pin 7 rising time from when power is turned on, the CXA3179N features a quick charge circuit. The capacitance value connected to Pin 7 should be chosen such that the voltage does not vary much due to discharge during battery saving.
Connect a signal for controlling the quick charge circuit to Pin 18. Setting this pin high enables the quick charge mode, and setting this pin low enables the steady-state reception mode. Quick charge is used when the power supply is turned on. The battery saving must be set high at the time.
Connect Pin 18 to GND when quick charge is not being used.


Fig. 3

## Example when the Pin 7 REF capacitance value is $1 \mu \mathrm{~F}$

T1 in Fig. 3 : 2-level data setting time after quick charge 0 ms
T2 in Fig. 3 : 4-level data setting time after quick charge

$$
2 \mathrm{~ms} \text { or less }
$$

T3 in Fig. 3 : 4-level data can be obtained
T4 in Fig. 3 : 2-level data can be obtained

## 7) Detector

The detector is of quadrature type. To perform phase shift, connect a ceramic discriminator to Pin 8.
The phase shifting capacitor for the quadrature detector is incorporated. The FM (FSK) signal demodulated with the detector will be output to AUDIO (Pin 16) through the internal LPF.
The AUDIO output is the anti-phase output to the NRZ OUT.

The CDBM455C50 (MURATA MFG. CO., LTD.) ceramic discriminator is recommended for the CXA3179N. For the 2-level system, the CDBM455C28 can also be used.


Fig. 4

The detector output level is changed according to the resistance value connected to Pin 8.
8) Filter Buffer, Level Comparator and NRZ Comparator

The LPF circuit is built in this IC.
The LPF output is connected internally to the NRZ comparator, level comparator and quick charge circuit.


Fig. 5

Using the LPF, remove the noise from the demodulated signal and input the signal to the above three circuits.
8) -1. LPF Constant

The composition of the data filter is ternary.
The first-stage cut-off fc 1 is

$$
\mathrm{fc}_{\mathrm{c}}=\frac{1}{2 \pi \mathrm{C}_{11} \mathrm{R}}
$$

The second-stage cut-off fc2 is

$$
\mathrm{fc} 2=\frac{1}{2 \pi \mathrm{R} \sqrt{\mathrm{C}_{12} \mathrm{C}_{13}}} \quad, \quad \mathrm{Q}=\sqrt{\frac{\mathrm{C}_{12}}{\mathrm{C}_{13}}}
$$

$\mathrm{C}_{11}, \mathrm{C}_{12}, \mathrm{C}_{13}$ : External capacitance shown in the Application Circuit
$R$ : IC internal resistance

The Butterworse characteristic is for $\mathrm{C}_{12}=\mathrm{C}_{13}=\mathrm{C}_{14}$.
$R$ is approximately $55 \mathrm{k} \Omega \pm 20 \%$ when Pin 12 is low. The table below shows the example of constants to data rate.

|  |  | Capacitance (pF) | $\mathrm{fc}(\mathrm{Hz})$ | Data rate |
| :---: | :---: | :---: | :---: | :---: |
|  | H | 6800 | - | - |
|  | L |  | 430 | 512 bps (2 levels) |
|  | H | 1500 | 950 | 1200 bps (2 levels) |
|  | L |  | 1900 | 2400 bps (2 levels) |
|  | H | $\begin{aligned} & \hline \text { PIN9 } 1100 \mathrm{P} \\ & \text { PIN10 } 680 \mathrm{P} \\ & \text { PIN11 } 1420 \mathrm{P} \end{aligned}$ | 1000 | 1600 bps (2 levels) |
|  | L |  | 2000 | 3200 bps (2 levels) |
|  | H | PIN9 1100 P <br> PIN10 680 P <br> PIN11 1420 | 1000 | 3200 bps (4 levels) |
|  | L |  | 2000 | 6400 bps (4 levels) |

## 8) -2. Comparator Output

The level comparator and the NRZ comparator shape the waveform of this input signal and output it as a square wave. The comparator output stage is for open collector.
Thus, if the CPU is of CMOS type and the supply voltage is different, a direct interface as illustrated in the figure below can be implemented.


Fig. 6

## 8) -3. Level Comparator Output

The level comparator characteristics are as shown in the figure below. Therefore, a high signal is output at the bit border even if the input signal is a $\pm 4.8 \mathrm{kHz}$ signal. This high output interval varies according to the frequency response of the bit rate filter, and widens as the cut-off frequency becomes lower. The decoder avoids this high interval when processing data.


## 9) REG CONT

Controls the base bias of the external transistors.

## 10) LVA OUT

This pin goes high (open) when the supply voltage becomes lower. Since the output is an open collector, it can be used to directly drive the CMOS device. The setting voltage of the LVA is 1.05 V (typ.), and it possesses a hysteresis with respect to the supply voltage. The hysteresis width is 50 mV (typ.).

## 11) B.S.

Operation of the CXA3179N can be halted by setting this pin low. This pin can be connected directly to the CMOS device. The current consumption for battery saving is $10 \mu \mathrm{~A}$ or less (at 1.4 V ).


Fig. 7

## 12) M-ary (M=2- or 4-level) FSK Demodulation System

12)-1. Output Waveform

Polarity discrimination output and level comparator output are used to demodulate the 4-level waveform shown below.
[4-level FSK demodulating waveform]

[NRZ OUT] Polarity discrimination output (When the input frequency is higher than the local frequency)

[L.C. OUT] Level comparator output


The 4-level FSK demodulating data is divided into an NRZ OUT and L.C. OUT shown above. Here, the NRZ OUT corresponds to a conventional NRZ comparator output. The L.C. OUT is made comparing the demodulated waveform amplitude to the IC internal reference voltage levels. When the threshold value of L.C. OUT is not appropriate to the detector output, the resistance value on Pin 8 should be varied for the detector output level adjustment or the resistor should be inserted between Pin 6 and Vcc for the level comparator threshold value adjustment.
For the 2-level FSK demodulation, it corresponds to a conventional NRZ comparator output.


## 12)-2. 4-level Signal and Threshold Value

The demodulated signal is optimally matched to the NRZ comparator threshold value by applying AFC (see 13) AFC). (operation point correction using a feedback loop filter)
The comparator threshold value is fixed.
The level comparator threshold value can be adjusted by varying the detector output level by changing the damping resistance of the discriminator. (AC gain adjustment)


## AC gain adjustment

## 12)-3. Offset Amount and Threshold Value

 Immediately after power-on when the REF capacitor is not charged with the correction voltage, if the input frequency has an offset, some time is required to correct this offset. In addition, the times required to obtain 2 -level and 4 -level data differ according to the offset amount.a) 2-level signals

In the case of 2-level signals, correct data is obtained when the offset amount is smaller than the detector output amplitude. This is 75 mV or less when the detector output level is 150 mVp -p which corresponds to within $\pm 4.8 \mathrm{kHz}$ when converted to a frequency by the S curve. Thus, 2 -level data is obtained without an operation point correction time lag when the frequency offset is within $\pm 4.8 \mathrm{kHz}$.

b) 4-level signals

In the case of 4-level signals, correct data is obtained when the offset amount is less than $1 / 3$ of the detector output amplitude (during $\pm 4.8 \mathrm{kHz} \mathrm{DEV}$ ). This is 25 mV or less when the detector output level is 150 mVp -p which corresponds to $\pm 1.6 \mathrm{kHz}$ or less when converted to a frequency by the S curve. Thus, 4 level data is obtained without an operation point correction time lag when the frequency offset is within $\pm 1.6 \mathrm{kHz}$


As shown above, 4-level signals have an allowable offset range $1 / 3$ that of 2 -level signals. When the offset exceeds this allowable range, time is required to determine the operation point and obtain correct data through feedback. Also, even if the offset is within the allowable range, the output pulse duty changes until the offset is 0 .

## 13) AFC

The AFC is of the current output type which outputs the frequency deviation in the form of the current and converts it to the voltage. The output current range is approximately $\pm 0.4 \mu \mathrm{~A}$ for the slow mode and $\pm 70$ $\mu \mathrm{A}$ for the fast mode. The circuit to be connected with this pin should have the higher impedance.
The operating range of the AFC pin is between approximately 0.1 V to (Vcc -0.2 ) V . Use the buffer amplifier to expand the operating range.


The Pin 7 voltage $V$ continues to change till the Vin value reaches the Vref value. When these values are equal, the Pin 7 output current becomes " 0 " and the voltage is determined by the charge and time.
Therefore, the Pin 7 voltage is undefined.
The AFC voltage varies, for example, as shown below by the VCO characteristics. The AFC voltage follows the VCO characteristics because this voltage is independent of the slope of the $S$ curve. In other words, the CXA3179N operates according to the VCO characteristics when the VCO characteristics have the linearity with respect to the voltage and the VCO characteristics can be controlled within the range shown in the graph below.


## 14) Sensitivity Adjustment Method

The constants shown in the Application Circuit are for the standard external parts. However, adjustment may be necessary depending on the conditions of use, characteristics of external parts, and the RF system circuit and decoder connected to the IF IC, etc. Adjust the sensitivity according to the following procedures.
a) MIX IN matching

When using a matching circuit between the RF system circuit and MIX IN of the CXA3179N, adjust the trimmer to obtain the optimal sensitivity while monitoring the AUDIO output.
b) Local input level

The mixer circuit gain is dependent on the local signal input level to OSC IN. The input level to OSC IN should be set as high as possible within the range of -6 to +2 dBm as shown in the graph of "Local input level vs. Mixer gain characteristics". However, care should be taken as raising the input level above +2 dBm will cause the sensitivity to drop.

When creating the local signal using the internal oscillator circuit, the oscillation level varies according to the external capacitances attached to Pins 1 and 2 and the characteristics of the used crystal. Therefore, be sure to adjust the external capacitance values attached to Pins 1 and 2 according to the crystal characteristics.

$\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ have the following range in the figure above.

$$
\begin{aligned}
& \mathrm{C}_{1} \geq \mathrm{C}_{2} \\
& \mathrm{C}_{1}=\mathrm{C}_{2} \text { to } \mathrm{C}_{1}=5 \mathrm{C}_{2}
\end{aligned}
$$

As for the ratio of $\mathrm{C}_{1}$ to $\mathrm{C}_{2}$, the oscillation stabilizes as $\mathrm{C}_{1}$ approaches equality with $\mathrm{C}_{2}$.
The oscillation level decreases as the $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ values become larger, and increases as the $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ values become smaller.

Use a FET probe to confirm the local input level.
c) LPF constant

The data filter cut-off may need to be changed depending on the characteristics of the connected decoder. Adjust the capacitance values of Pins 9 to 12 while checking the incoming sensitivity including the decoder. If the capacitance values are too large, the detector output waveform will deviate at high data rates, causing the sensitivity to drop. Conversely, if the capacitance values are too small, the LPF will be easily affected by noise, causing the sensitivity to drop.
Adjust capacitance values of Pins 9 to 12 so that the capacitance value described in "8)-1. LPF Constant" becomes smaller.
d) Detector output level

The NRZ comparator and level comparator threshold values are fixed for the CXA3179N. In the case of 4level signals, the relationship between the level comparator threshold value and the detector output level affects the sensitivity. The detector output level can be adjusted by the resistance attached to Pin 8. Increasing the resistance value also increases the output level, and vice versa.
The Pin 8 resistance value differs according to the ceramic discriminator attached to Pin 8 . When the discriminator is changed to a different type, the resistance value must be adjusted.

Adjust the resistance value while monitoring the level comparator output waveform or the sensitivity including the decoder.
e) AFC

The CXA3179N uses AFC to correct the IF frequency deviation. When the IF frequency deviation amount is large, correction takes time and may lower the sensitivity. Adjust the oscillator frequency of the local oscillator so that the center frequency of the signal input to Pin 5 (IF IN) is as close to 455 kHz as possible.

## 15) CXA3179N Standard Board Description

- Outline

This board contains the external parts shown in the Application Circuit in order to evaluate the CXA3179N operation

- Features

The following CXA3179N basic operations can be checked.

1) Varying the data filter cut-off
2) Battery saving and other mode switching
3) NRZ output and level comparator output pins
4) AFC pin - Pin 7 serves as the output pin for the AFC.

- Method of use

1) Input the $C X A 3179 \mathrm{~N}$ supply voltage $\mathrm{Vcc}=1.4$.

This IC operates with a single power supply.
2) The CXA3179N uses a 21.245 MHz crystal. Input the RF signal from the RF pin and use this IC in the condition where $\mathrm{IF}=455 \mathrm{kHz}$.
3) The AFC pin voltage is undefined with the IC itself because the current output circuit is employed for the AFC. For the evaluation, be sure to apply the bias to the AFC pin externally or to make the AFC loop.
4) Set the mode switches.

- Mode switch setting

Mode switches S1, S2, S3 and S4 are provided in four locations in the board. Each basic operation can be confirmed by switching these mode switches while referring to the board layout. See the table in "15) Control Pins" for the mode switching.

- Device specification

See these specifications for the IC specifications. The ICs for this evaluation board are ES specification.

- Circuit diagram

The circuit diagram is the same as the Application Circuit in these Specifications.
15) -1. Standard Board Layout

15) -2. Mode Switch Pattern

AFC C.

Sleep
O
IC operation
B.S.

AFC operation
AFC-OFF


FIL SW
15) -3. List of Standard Board Parts

| Value | Part \# | Remarks <br> (Manufacture) | Note |
| :---: | :---: | :---: | :---: |

Resistor

| 220 | R4 |  |  |
| :---: | :---: | :---: | :---: |
| 8.7 k | R 7 |  | E12 series |
|  | R5 |  | $1 / 8 \mathrm{~W}$ |
| 100 k | R6 |  |  |
|  | R8 |  |  |

Capacitor

| 6.8 P to 45 P | C2 | $\begin{gathered} \text { TZ03P450FR169 } \\ \text { (MURATA PRODUCTS) } \end{gathered}$ | TRIMMER CAPACITOR |
| :---: | :---: | :---: | :---: |
| 15 P | C5 | DD100 series temperature characteristics type B (MURATA PRODUCTS) | CERAMIC CAPACITOR <br> E12 series (high dielectric constant type) |
| 22 P | C4 |  |  |
| 100 P | C14 |  |  |
| 1000 P | C3 |  |  |
| 1100 P | C11 |  |  |
| 680 P | C12 |  |  |
| 1420 P | C13 |  |  |
| $0.01 \mu$ | $\begin{aligned} & \hline \text { C8 } \\ & \text { C9 } \end{aligned}$ |  |  |
| $1 \mu$ | C10 | $25 \mathrm{~V} 1 \mu$ (SHIN-EI TUSHIN KOGYO CO., LTD.) | ELECTROLYTIC CAPACITOR |
| $10 \mu$ | $\begin{aligned} & \mathrm{C} 6 \\ & \mathrm{C} 7 \end{aligned}$ | $25 \mathrm{~V} 10 \mu$ (SHIN-EI TUSHIN KOGYO CO., LTD.) | E6 series |

Inductor

| $1.8 \mu \mathrm{H}$ | L1 | EL0405 | E12 series |
| :---: | :---: | :---: | :---: |
|  | (TDK Products) | 2.5 mm pitch <br> (Lead Pitch) |  |

Active Component

|  | PNP | 2 SA1015 <br> (TOSHIBA CORPORATION) |  |
| :--- | :---: | :---: | :--- |

## Crystal

| 21.245 MHz | XTAL | NR-18BN <br> (NIHON DEMPA KOGYO CO., LTD.) |  |
| :--- | :---: | :---: | :---: |

Ceramic Filter

|  | CERAFIL | CFWS455D <br> (MURATA PRODUCTS) | 455 kHz |
| :---: | :---: | :---: | :---: |
|  |  | $1.5 \mathrm{k} \Omega$ |  |

Ceramic Discriminator

|  | DISC | CDBM455C50 <br> (MURATA PRODUCTS) | 455 kHz |
| :--- | :---: | :---: | :---: |

Switch

|  | S1, S2 | ATE1D-2M3-10 |
| :--- | :--- | :---: | :---: |
| S3, S4 | (FUJISOKU CORPORATION) | ON-ON (1 poles) |

## Connector

|  | RF | HRM300-25 <br> (HIROSE ELECTRIC CO., LTD.) | SMA CONNECTOR |
| :--- | :---: | :---: | :---: |

Pin

|  | $\times 2$ | Mac 8 test pin ST-1-3 <br> (Mac eight) | $\mathrm{L}=10 \mathrm{~mm} \mathrm{0.8} \phi$ |
| :--- | :---: | :---: | :---: |
|  | $\times 6$ | Mac 8 test pin LC-2-G <br> (Mac eight) |  |

## Example of Representative Characteristics



Current consumption characteristics


Mixer I/O characteristics and 3rd intercept point



Level comparator threshold value control characteristics (Output low $\rightarrow$ high switching level)


NRZ comparator characteristics



RSSI output voltage temperature characteristics


Detector output level and level comparator
threshold value temperature characteristics



S curve characteristics


## 24PIN SSOP(PLASTIC)



NOTE: "*" Dimensions do not include mold protrusion.


DETAIL A

PACKAGE STRUCTURE

| SONY CODE | SSOP-24P-L01 |
| :--- | :---: |
| EIAJ CODE | SSOP024-P-0056 |
| JEDEC CODE |  |


| PACKAGE MATERIAL | EPOXY RESIN |
| :--- | :--- |
| LEAD TREATMENT | SOLDER/PALLADIUM $\quad$ PLATING |
| LEAD MATERIAL | $42 /$ COPPER ALLOY |
| PACKAGE WEIGHT | 0.1 g |

