## 10-bit 20MSPS A/D Converter

## Description

The CXA1977R is a 10-bit 20MSPS 2-step parallel type $A / D$ converter for video signal processing.

This A/D converter operates on +5 V power supplies. The analog signal can be converted to the digital signal by using this IC in conjunction with the Sample-and-hold IC.

## Features

- Maximum operating speed : 20MSPS (Min.)
- Resolution : 10-bit
- Low power dissipation : 160mW (Typ.)
- Wide-band analog input : 10MHz
- Low input capacitance : 50pF (Typ.)
- Built-in digital correction
(Compensation within $\pm 16 \mathrm{LSB}$ )
- TTL input
- TTL output
- Output code : binary/2'S complement/1'S complement



## Function

10-bit 20MSPS 2-step parallel type A/D converter

## Structure

Bipolar silicon monolithic IC

## Applications

High resolution video signal processing

## Block Diagram



Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

Absolute Maximum Ratings $\left(\mathrm{Ta}=25^{\circ} \mathrm{C}\right)$

| - Supply voltage | DVcc1 | 0 to +6 | V |
| :---: | :---: | :---: | :---: |
|  | DVcc2 | 0 to +6 | V |
|  | DVcc3 | 0 to +6 | V |
|  | AVcc | 0 to +6 | V |
| - Analog input voltage | VINH | AGND to $\mathrm{AVcc}+0.3$ | V |
|  | VINL | AGND to $\mathrm{AVcc}+0.3$ | V |
| - Reference voltage | VREFT | AGND to $\mathrm{AVcc}+0.3$ | V |
|  | VREFB | AGND to AVcc +0.3 | V |
| - Digital input voltage | CLK | DGND1 - 0.5 to DVcc1 | V |
|  | MINV | DGND1 - 0.5 to DVcc1 | V |
|  | LINV | DGND1 - 0.5 to DVcc1 | V |
|  | PS | DGND1 - 0.5 to DVcc1 | V |
|  | ENABLE | DGND1 - 0.5 to DVcc1 | V |
| - Digital output voltage | Vo | DGND1 - 0.5 to +3.6 | V |

(Vo: The voltage is applied to the output pin for high impedance output.)

- Storage temperature
- Allowable power dissipation

| Tstg | -65 to 150 | ${ }^{\circ} \mathrm{C}$ |
| :--- | :---: | ---: |
| Pd | 950 | mW |

(On a fiber-glass epoxy board: $40 \mathrm{~mm} \times 40 \mathrm{~mm}, \mathrm{t}=0.8 \mathrm{~mm}$ )

## Recommended Operating Conditions

| - Supply voltage | DVcc1 | $\begin{aligned} & \text { Min. } \\ & +4.6 \end{aligned}$ | $\begin{aligned} & \text { Typ. } \\ & +5 \end{aligned}$ | $\begin{aligned} & \text { Max. } \\ & +5.25 \end{aligned}$ | Unit V |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | DVcc2 | +4.6 | +5 | +5.25 | V |
|  | DVcc3 | +4.6 | +5 | +5.25 | V |
|  | AVcc | +4.6 | +5 | +5.25 | V |
|  | AGND |  | 0 |  | V |
|  | DGND1 |  | 0 |  | V |
|  | DGND2 |  | 0 |  | V |
| - Analog input voltage | VINH | +2 |  | +4 | V |
|  | VINL | +2 |  | +4 | V |
| - Reference voltage | VREFT | +3.9 | +4 | +4.1 | V |
|  | VREFB | +1.9 | +2 | +2.1 | V |
| - Digital input voltage | VIH | +2 |  |  | V |
|  | VIL |  |  | +0.8 | V |
| - Clock width | tpwh | 25 |  |  | ns |
|  | tpwl | 24 |  |  | ns |
| - Operating temperature | Topr | -20 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

Pin Description

| Pin No. | Symbol | I/O | Pin voltage | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} 1 \text { to } 5 \\ 8 \text { to } 12 \end{gathered}$ | D0 to D9 | 0 | TTL |  | Digital output <br> D0 (LSB) to <br> D9 (MSB) |
| 46 | UNDER | 0 |  |  | Underflow output |
| 47 | OVER | 0 |  |  | Overflow output |
| 15 | DVcc1 |  | +5V |  |  |
| 45 | DVcc2 |  | (typ.) |  | Digital power supply |
| $\begin{gathered} 6,14, \\ 16,48 \end{gathered}$ | DGND1 | - | GND |  | Digital ground |
| 18 | DVcc3 | - | $\begin{gathered} +5 \mathrm{~V} \\ \text { (typ.) } \end{gathered}$ |  |  |
| 25 |  |  |  |  | Digital power supply |
| 26 |  |  |  |  |  |
| 17 | DGND2 | - | GND |  | Digital negative power supply |
| 44 | AGND | - |  |  | Analog negative power supply |
| 20 | LINV | 1 | TTL |  | This input can invert output form of DO to D8. In open condition, this pin turns to high level input. (For details, refer to the Output Formula Chart.) |
| 21 | MINV | 1 |  |  | This input can invert output form of D9 (MSB). In open condition, this pin turns to high level input. (For details, refer to the Output Formula Chart.) |
| 23 | ENABLE | 1 |  |  | 3-state control. Turns to enable when low is input. In open condition, this pin turns to high level input. |


| Pin No. | Symbol | I/O | Pin voltage | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 24 | PS | 1 | TTL |  | Power save input. Power save condition is entered when high level is input. In open condition, this pin turns to high level input. |
| 22 | CLK | 1 | TTL |  | Clock input |
| 29 | VREFTS | - | +4V |  | Reference voltage sense (Top) |
| 30 | VREFT | 1 |  |  | Reference voltage force (Top) |
| 31 | VREF1 | - | +3.5V |  |  |
| 32 | VREF2 | - | +3.0V | VREF3 <br> (33) <br> VREFB |  |
| 33 | VREF3 | - | +2.5V |  |  |
| 34 | VREFB | 1 | +2V |  | Reference voltage force (Bottom) |
| 35 | VREFBS | - |  | AGND (44) - | Reference voltage sense (Bottom) |


| Pin No. | Symbol | I/O | Pin voltage | Equivalent circuit | Description |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 39 | VINL | 1 | +2 V to +4 V |  | Analog input (Lower comparator input) |
| 40 | VINH | 1 | +2 V to +4 V |  | Analog input (Upper comparator input) |
| 42 | AVcc | - | +5V (Typ.) |  | Analog power supply |
| $\begin{aligned} & 7,13, \\ & 19,27 \end{aligned}$ | N.C. | - | - |  | Open. <br> Not connected to internal circuit, but connection to DGND (digital ground) is recommended. |
| $\begin{aligned} & 28,36, \\ & 37,38, \\ & 41,43 \end{aligned}$ | N.C. | - | - |  | Open. <br> Not connected to internal circuit, but connection to AGND (analog ground) is recommended. |

Electrical Characteristics
$\left(\mathrm{Ta}=25^{\circ} \mathrm{C}, \mathrm{DVcc} 1,2,3, \mathrm{AVcc}=+5 \mathrm{~V}, \mathrm{AGND}, \mathrm{DGND} 1,2=0 \mathrm{~V}, \mathrm{~V}\right.$ refb $=+2 \mathrm{~V}, \mathrm{~V}$ reft $\left.=+4 \mathrm{~V}\right)$


| Item | Symbol | Measurement conditions | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Digital output |  |  |  |  |  |  |
| Digital output voltage | Vон | DVcc1, $2=4.6 \mathrm{~V}$ | 2.7 | 3.4 |  | V |
|  | VoL |  |  |  | 0.5 | V |
| Leak current during output off | loz | DVcc1, $2=5.25 \mathrm{~V}, \mathrm{Vo}=3.6 \mathrm{~V}$ | -20 |  | 75 | $\mu \mathrm{A}$ |
| Dynamic characteristics |  |  |  |  |  |  |
| Differential gain error | DG | NTSC 40IRE mod. ramp, $\mathrm{Fc}=14.3 \mathrm{MSPS}$ |  | 0.5 |  | \% |
| Differential phase error | DP |  |  | 0.3 |  | deg |
| SNR | SNR | $\mathrm{Fc}=20 \mathrm{MSPS} \quad \mathrm{FIN}=1 \mathrm{kHz}$ |  | 55 |  | dB |
|  |  | $\mathrm{Fc}=20 \mathrm{MSPS} \quad \mathrm{FIN}=1 \mathrm{MHz}$ |  | 53 |  | dB |
|  |  | $\mathrm{Fc}=20 \mathrm{MSPS} \quad \mathrm{FIN}=2 \mathrm{MHz}$ |  | 52 |  | dB |
|  |  | $\mathrm{Fc}=20 \mathrm{MSPS} \quad \mathrm{FIN}=7.5 \mathrm{MHz}$ |  | 49 |  | dB |
| Power supply |  |  |  |  |  |  |
| DVcc1 current | Idvcc1 | DVcc1 $=+5 \mathrm{~V}$ | 6.0 | 9.9 | 14.0 | mA |
|  |  | *8 During power save | 4.3 | 7.3 | 12.0 | mA |
| DVcc2 current | Idvcc2 | DVcc2 $=+5 \mathrm{~V}$ | 0.05 | 0.16 | 0.30 | mA |
|  |  | *8 During power save | 0 | 0 | 27 | mA |
| DVcc3 current | Idvcc3 | DVcc3 = +5V | 8.1 | 14.7 | 21.1 | mA |
|  |  | *8 During power save | 0.34 | 0.55 | 1.13 | mA |
| AVcc current | Iavcc | $\mathrm{AVcc}=+5 \mathrm{~V}$ | 0.5 | 3.2 | 6.0 | mA |
|  |  | ${ }^{* 8}$ During power save | 0 | 20 | 50 | $\mu \mathrm{A}$ |
| $\begin{aligned} & \hline \text { Power dissipation } \mathrm{Pd}=\mathrm{A}+\mathrm{B} \\ & \mathrm{~A}=(\mathrm{IDvcc} 1+\operatorname{lovcc} 2+\operatorname{lovcc} 3 \\ &+\mid \operatorname{INVCC}) \times 5 \mathrm{~V} \\ & \mathrm{~B}=\|\operatorname{IREF}\| \times 2 \mathrm{~V} \end{aligned}$ | Pd |  | 87 | 160 | 239 | mW |
|  |  | *8 During power save | 37 | 59 | 98 | mW |

*1 $+1<$ EdL2 $\leq+2$ (LSB) is two and under.
*2 CLK input
*3 MINV, LINV, ENABLE, and PS inputs
*4 Refer to Timing Diagram (1)
*5 Refer to Timing Diagram (2)
*6 The load is a bi-state totem-pole output delay time test load circuit.
*7 The load is a 3 -state output test load circuit.
*8 When PS and ENABLE inputs are in high level.

## Bi-state Totem-pole Output Delay Time Test Load Circuit



## 3-state Output Test Load Circuit



| Test condition | S1 | S2 |
| :---: | :---: | :---: |
| tPzL | Close | Open |
| tPzH | Open | Close |
| tPLz <br> tPHZ | Close | Close |

Note 1) CL includes probe capacitance and parasitic capacitance in Test Board.
Note 2) All diodes are IS2076.

Error Rate Test Circuit


## Notes on Operation

1. Analog ground (AGND)

Keep analog ground surface on PCB as wide as possible with impedance and resistance as low as possible.
2. Digital ground (DGND1, DGND2)

Upon mounting to PCB keep ground surface as wide as possible with impedance and resistance as low as possible.
Moreover, a common analog and digital ground immediately near ADC will help obtain characteristics smoothly.
3. Digital positive power supply (DVcc1, DVcc2, DVcc3)

Connect to the digital ground with a ceramic capacitor over $0.1 \mu \mathrm{~F}$ and as close to the pins as possible. Insert a ceramic capacitor between DVcc2 and DGND1 of TTL output power supply as shortly as possible because noise tends to occur.
4. Analog positive power supply (AVcc)

Connect to the analog ground on PCB with a ceramic capacitor over $0.1 \mu \mathrm{~F}$ as close to the pin as possible.
5. Reference voltage (VREFTS, VREFT, VREF1, VREF2, VREF3, VREFB, VREFBS)

These pins provide reference voltage to upper and lower comparators. Voltage between VREFT and VREFB corresponds to input dynamic range.
There is a $200 \Omega$ resistance between VREFT and VREFB. By applying 2 V to both pins a current of about 10 mA flows. When the reference voltage is made unstable by the clock, ADC characteristics are adversely affected. Connect VREFT and VREFB to the analog ground on PCB by means of a tantalum capacitor over $10 \mu \mathrm{~F}$ and a ceramic capacitor over $0.1 \mu \mathrm{~F}$ respectively. Also, connect each of VREF1, VREF2 and VREF3 to the analog ground on PCB using a ceramic capacitor over $0.1 \mu \mathrm{~F}$. This will provide stability to the characteristics of high frequency. Strictly speaking on reference voltage VREFT side and VREFB side there is a respective about 10 mV offset.
When there is no problem with the usage of those offset voltages, voltage is applied directly to VREFT, VREFB. In case the reference voltage is to be strictly applied, adjust to obtain an offset voltage of OV, keeping VREFTS and VREFBS as sense pins and VREFT and VREFB as force pins to form a feedback loop circuit.
For details, see the Standard Circuit.
6. Analog input (VINH, VINL)

VINH is the input pin for the upper comparator while VINL is the input pin for the lower comparator.
Keep the input signal level within the level between VREFT and VREFB.
As this IC's analog input capacitance stands at about 50pF, it is necessary to drive with an buffer amplifier having sufficient driving capability. Also, when driving is done with the buffer amplifier of a low output impedance, as $A / D$ converter input capacitance is large, ringing is generated and settling time grows longer. Here a small resistance of about 5 to $30 \Omega$ is connected in series between the buffer amplifier and each of A/D converter's VINH and VINL, as a dumping resistance. This eliminates ringing and shortens settling time. Also keep wiring between buffer amplifier and $A / D$ converter as short as possible.
7. Clock input (CLK)

TTL input. Clock line wiring should be the shortest possible while distanced from other signal lines to avoid affecting them.
This IC is 2-step parallel type A/D converter. Accordingly an external sample-and-hold circuit (SH) is necessary. However the timing between this SH circuit output waveform (A/D converter analog input waveform) and the $A / D$ converter clock timing requires attention. In the relation between $A / D$ converter clock and the $A / D$ converter analog input signal, with the timing $T$ th of the rising edge of $A / D$ converter clock, the upper comparator compares the input signal and the reference voltage to latch the results. After that, with the timing TL of the falling edge of A/D converter clock, the lower comparator compares the input signal and reference signal to latch the results. (Strictly speaking, the sampling delay tst is in TH and the sampling delay tsL is in TL.)
In this A/D converter, the lower comparator features a length of $\pm 32 \mathrm{mV}$ ( $\pm 16 \mathrm{LSB}$ ) redundance in relation to the upper comparator. At the timing when the lower comparator compares input signal and reference signal to latch at the timing TL , it is necessary to have the SH output settling performed. But at the timing when the upper comparator compares input signal and reference voltage to latch at the timing TH , as long as the SH output is within the $\pm 32 \mathrm{mV}$ range to the final settling value, digital correction applies, $\mathrm{A} / \mathrm{D}$ conversion precisely occurs. As seen from the above, A/D converter clock rise and fall timing versus SH output waveform should be duly considered. For the clock high level time tpwh and low level time tpwL, set to a value in excess of the time indicated for the respective operating conditions.
Output data is synchronously with the clock rising edge.
For details on timing, refer to the Timing Chart.
8. MINV input (MINV)

Digital output polarity inversion control pin of D9 (MSB).
TTL input. At open, turns to high level input.
For correspondence with analog input voltage and output data code, refer to the Output Formula Chart.
9. LINV input (LINV)

Digital output polarity inversion control pin of D8 to D0 (LSB).
TTL input. At open, turns to high level input.
For correspondence with analog input voltage and output data code, refer to the Output Formula Chart.
10. Output enable ( $\overline{\text { ENABLE }}$ )

3-state control pin of digital output (D0 to D9, UNDER, OVER)
TTL input. At open, turns to high level input. At that time digital output turns all to high impedance.
11. Power save input (PS)

Power save control pin of internal circuit.
TTL input. At open, turns to high level input.
To set to power save mode, turn both PS and $\overline{\mathrm{ENABLE}}$ to high level input.
12. Digital output (D0 to D9)

Output pin of D9 (MSB) to D0 (LSB).
TTL output.
Output data polarity inversion is executed by means of MINV and LINV signals, and they can output in binary, 1'S complement and 2'S complement.
Also, by turning $\overline{\text { ENABLE }}$ signal to high level, the output can be turned into high impedance output.
However, when the output level is for high impedance output or is in power save mode, the voltage of 3.6 V or more must not be applied to prevent the distruction of IC.
For correspondence with analog input voltage and output data code, refer to the Output Formula Chart. For the timing, refer to the Timing Chart.
13. Overflow output (OVER)

When the input signal exceeds VREFT, overflow signal is output.
MINV and LINV have no effect on this pin.
Also by turning $\overline{\text { ENABLE }}$ signal to high level, the output can be turned into high impedance output. However, when the output level is for high impedance output or is in power save mode, the voltage of 3.6 V or more must not be applied to prevent the distruction of IC.
For correspondence with analog input voltage and output data code, refer to the Output Formula Chart. For the timing, refer to the Timing Chart.
14. Underflow output (UNDER)

When the input signal turns below VREFB, underflow signal is output.
MINV and LINV have no effect on this pin.
Also by turning $\overline{\text { ENABLE }}$ signal to high level, the output can be turned into high impedance output.
However, when the output level is for high impedance output or is in power save mode, the voltage of 3.6 V or more must not be applied to prevent the distruction of IC.
For correspondence with analog input voltage and output data code, refer to the Output Formula Chart.
For the timing, refer to the Timing Chart.
15. TTL to CMOS interface

In general, $\mathrm{Voн}$ of TTL is approximately 3.7 V without load, and it is guaranteed to be 2.7 V (Min.). However, it is not enough for VoH of TTL to drive $\mathrm{V}_{\mathrm{IH}}$ of CMOS , because $\mathrm{V}_{\mathrm{IH}}$ of CMOS is 3.5 V (Min.)

## TTL

$\mathrm{VoH}(\mathrm{Min})=.2.7 \mathrm{~V}$
$\mathrm{Vol}(\mathrm{Max})=.0.5 \mathrm{~V}$
CMOS
$\mathrm{V} \mathrm{H}(\mathrm{Min})=.3.5 \mathrm{~V}(=0.7 \mathrm{VDD})$
$\mathrm{VIL}($ Max. $)=1.5 \mathrm{~V}(=0.3 \mathrm{VDD})$

When TTL output of ADC is made a connection with CMOS logic circuit, pull-up resistance (Rp) is used. (See chart below). The value of Rp is usually from a few thousand ohm to scores of thousand ohm. The Rp (min.) is decided by Supply voltage of CMOS (VDD) and Iol of ADC ( $=+500 \mu \mathrm{~A}$ ), while the Rp (max.) is decided by required propagation delay (positive edge) and load capacitance. When Vcc is larger than Vdd, it is necessary to pay attention to input equivalent circuit of CMOS, because it may happen that VIH goes over the absolute maximum ratings of CMOS and it brings about LATCH-UP to CMOS circuit.

Output Formula Chart

| ENABLE |  | 0 | 0 | 0 | 0 | $\begin{gathered} 1 \\ (\mathrm{OPEN}) \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MINV |  | 1 (OPEN) | 1 (OPEN) | 0 | 0 | - |
| LINV |  | 1 (OPEN) | 0 | 1 (OPEN) | 0 | - |
| OUTPUT |  | OF 9876543210 UF (MSB) | OF 9876543210 UF (MSB) | OF 9876543210 UF <br> (MSB) <br> (LSB) | $\begin{gathered} \text { OF } 9876543210 \text { UF } \\ \text { (MSB) } \end{gathered}$ |  |
| 4V | 0 | 100000000000 | 1 | 110000000000 | $\begin{array}{lllllllllllll}1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 0\end{array}$ | Z |
| : | 1 | 0000000000010 |  | 01000000000010 | $0 \begin{array}{llllllllllllll}0 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 0 & 0\end{array}$ | Z |
| : | 2 | 00000000000100 |  | 01000000000100 | $0 \begin{array}{lllllllllllll}0 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 & 0\end{array}$ | Z |
| : | 3 | 000000000110 | 0001111111111000 | 010000000110 | $\begin{array}{lllllllllllll}0 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 0 & 0 & 0\end{array}$ | Z |
| : | : | : 0 | . |  |  | : |
| : | 512 | 010000000000 | 0111111111110 | 000000000000 |  | Z |
| : | : | : | : 0 | : |  | : |
| : | 1019 | $\begin{array}{llllllllllll}0 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 & 1 & 0\end{array}$ | 0100000001000 |  | 00000000000010000 | Z |
| : | 1020 | $\begin{array}{lllllllllllll}0 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 0 & 0 & 0\end{array}$ | 01000000000110 |  | 00000000000001110 | Z |
| : | 1021 | $\begin{array}{llllllllllllll}0 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 & 0\end{array}$ | $0010000000000 c c c c c c$ | $\begin{array}{llllllllllllll}0 & 0 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 0 & 1 & 0\end{array}$ | 0 | Z |
| : | 1022 | $\begin{array}{lllllllllllll}0 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 0 & 0\end{array}$ | 01000000000010 |  | 00000000000000010 | Z |
| 2V | 1023 | $\begin{array}{llllllllllllll}0 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1\end{array}$ | 010000000001 | $0 \begin{array}{lllllllllllll} \\ 0 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1 & 1\end{array}$ | 00000000000001 | Z |

OF: OVER FLOW
UF: UNDER FLOW

0: VOLTAGE LEVEL-LOW 1: VOLTAGE LEVEL-HIGH Z: HIGH IMPEDANCE

## Timing Chart (1)


$\mathrm{T}_{\mathrm{H}}$ is the timing of latching result for the comparator of VIN and VREF in the upper comparators.
TL is the timing of latching result for the comparator of VIN and VreF in the lower comparators.

## Timing Chart (2)



Output waveform of 3-state enable and disable time*.
(* Enable time = tpzL/tpzH, disable time $=$ tPLZ/tPHz)

Notes) Waveform 1 indicates the output waveform when internal conditions are set to obtain a low level output, with the exception of when output is disabled by means of the ENABLE signal.
Waveform 2 indicates the output waveform when internal conditions are set to obtain a high level output, with the exception of when output is disabled by means of the ENABLE signal.

## Standard Circuit



Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

Package Outline Unit: mm

48PIN LQFP (PLASTIC)


|  |  | PACKAGE STRUCTURE |  |
| :---: | :---: | :---: | :---: |
|  |  | PACKAGE MATERIAL | EPOXY RESIN |
| SONY CODE | LQFP-48P-L01 | LEAD TREATMENT | SOLDER/PALLADIUM ${ }_{\text {PLATING }}$ |
| EIAJ CODE | LQFP048-P-0707 | LEAD MATERIAL | 42/COPPER ALLOY |
| JEDEC CODE | $\longrightarrow$ | PACKAGE MASS | 0.2g |

