# DIGITAL 8000 SERIES TTL/MSI ### **DESCRIPTION** The 8T06 is a monolithic MSI circuit consisting of the necessary logic to decode a 4-bit BCD code to drive 7-segment indicators directly. Open-collector outputs are used for high current source applications, such as driving common cathode LED displays and discrete active components. The 8T06 seven segment decoder/driver accepts a 4-bit binary code and decodes all possible inputs as decimals 0-9 or selected signs and letters. Auxiliary inputs are provided for maximum versatility. The ripple blanking inputs (RBI) and the ripple blanking output (RBO) may be used for automatic leading and/or trailing-edge zero suppression. The RBO output also acts as an overriding blanking input (BI) which may be used for intensity modulation or strobing of the display. A lamp test (LT) input is provided to check the integrity of the display by activating all outputs independent of the input code. #### **LOGIC DIAGRAM** ## **ELECTRICAL CHARACTERISTICS** (Over Recommended Operating Temperature And Voltage) | | LIMITS | | | | TEST CONDITIONS | | | | | | | |----------------------------|--------|------|--------|-------|-----------------|------|-----------|------------------|---------------|-------|--| | CHARACTERISTICS | MIN. | TYP. | MAX. | UNITS | LT | RB1 | RB0<br>B1 | DRIVEN<br>INPUTS | OUTPUTS | NOTES | | | "1" Output Voltage | | | | | | | | | | | | | RBO | 3.1 | | | V | | | -160µA | | | 7,9 | | | "0" Output Voltage | | | | | | | | | | | | | (A-G) | | | 0.5 | V | 4.5V | 0.4∨ | 0.4V | | 40mA | 8,9 | | | RBO | | | 0.4 | V | | 0.8∨ | 4.8mA | 0.8∨ | | 8,9 | | | "1" Output Leakage Current | | | | | | | | | | | | | (A-G) | | | 100 | μΑ | 0.4∨ | | | | 6. <b>0</b> V | 9, 10 | | | "1" Input Current | | 1 | | | | } | | | | | | | RBI | | | 40 | μΑ | | 4.5V | ı | | | 1 | | | LT | | | 160 | μΑ | 4.5∨ | | | | | 1 | | | All Other Inputs | | | 80 | μΑ | | 4.5V | 4.5V | 4.5V | | | | | "0" Input Current | | | | | | Ţ | | 1 | | 1 | | | RBI | 1 | 1 | -1.2 | mA | | 0.4V | | | | | | | ВІ | 1 | | -2.2 | mA | | | 0.4V | | | | | | LT | 1 | | -10 | mA | 0.4V | | | | | | | | All Other Inputs | 1 | | -1.6 | mA | 0.4V | 0.4V | 0.4V | 0.4V | | | | | Input Voltage Rating | 5.5 | | | V | | 10mA | | 10mA | 1 | 11 | | | Power/Current Consumption: | | | | | | | | | | 11 | | | "S" Temperature Range | | | 394/75 | mW/mA | | | | | | 13 | | | "N" Temperature Range | | | 446/85 | mW/mA | | | | | 1 | 13 | | #### NOTES: - 1. All voltage measurements are referenced to the ground terminal. Terminals not specifically referenced are left electrically open. - 2. All measurements are taken with ground pin tied to zero volts. - 3. Positive current is defined as into the terminal referenced. - 4. Positive NAND Logic Definitions: "UP" Level = "1", "DOWN" Level = "0". - 5. Precautionary measures should be taken to ensure current limiting in accordance with Absolute Maximum Ratings should the - isolation diodes become forward biased. 6. Measurements apply to each gate element independently. - 7. Output source current is supplied through a resistor to ground. - 8. Output sink current is supplied through a resistor to V<sub>CC</sub>. 9. See truth table: "1" Threshold = 2.0V for a,b,c,d. "0" Threshold = 0.8V for a,b,c,d. - 10. Connect an external 1k $\pm 1\%$ resistor to the output for this test. - 11. This test guarantees operation free of input latch-up over the - specified operation supply voltage range. 12. Manufacturer reserves the right to make design and process changes and improvements. - 13. V<sub>CC</sub> = 5.25 volts. ### **TEST FIGURE FOR "0" OUTPUT VOLTAGE** ## **SCHEMATIC DIAGRAM** ## SIGNETICS DIGITAL 8000 SERIES TTL/MSI - 8T06 ## TRUTH TABLE | | INPUTS | | | | OUTPUTS | | | | | | | | | | |----------------------|--------------|-----|--------|--------------|---------|---------------|---|---|---|---|----------------------|---|---|-----| | INPUT CODE LAMP TEST | | RBI | BI/RBO | OUTPUT STATE | | | | | | | DISPLAY<br>CHARACTER | | | | | d | С | b | а | LT | | Note | Α | В | С | D | E | F | G | | | Х | Х | Х | х | 0 | х | X | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8 | | X | $\mathbf{x}$ | X | x | 1 | x | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLK | | 0 | 0 | 0 | 0 | 1 | 0 | (Note 1 & 2) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLK | | 0 | 0 | 0 | 0 | 1 | 1 | (Note 2)<br>1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | | 0 | 0 | 0 | 1 | 1 | X | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | | 0 | 0 | 1 | 0 | 1 | X | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 2 | | 0 | 0 | 1 | 1 | 1 | X | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 3 | | 0 | 1 | 0 | 0 | 1 | X | 1 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 낙 | | 0 | 1 | 0 | 1 | 1 | X | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 5 | | 0 | 1 | 1 | 0 | 1 | X | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 6 | | 0 | 1 | 1 | 1 | 1 | x | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 7 | | 1 | 0 | 0 | 0 | 1 | x | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8 | | 1 | 0 | 0 | 1 | 1 | X | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 9 | | 1 | 0 | 1 | 0 | 1 | X | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | _ | | 1 | 0 | 1 | 1 | 1 | X | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLK | | 1 | 1 | 0 | 0 | 1 | X | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 8 | | 1 | 1 | 0 | 1 | 1 | x | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1. | | 1 | 1 | 1 | 0 | 1 | X | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | L. | | 1 | 1 | 1 | 1 | 1 | × | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BLK | <sup>\*</sup>COMMA X = Don't care, either "1" or "0". BI/RBO is an internally wired OR output. ## NOTE: - 1. BI/RBO used as input. - 2. BI/RBO should not be forced high when a, b, c, d, RBI terminals are low, or damage may occur to the unit.