# 8840 DUAL EXPANDABLE AND-OR-INVERT GATE The 8840 Expandable AND-OR-INVERT Gate may be used to implement the Exclusive-OR, NOR, or any AND-OR-INVERT function. It is designed for highest switching speed while maintaining high fan-out and noise margin. Nodes are provided at the collector and emitter of the second stage pair. This allows expansion of the number of input AND terms and hence increased system usefulness. The compatibly characterized 8806 Expander is recommended for expansion of the 8840. See correlation table, opposite page. Low output impedance in the "1" and "0" output states ensures maximum AC noise immunity at the output. General areas of application for the 8840 include half and full adders, digital comparators, and AND-OR control logic for inputs to binary clock steering lines. Detailed usage rules and specific applications are provided in Section 4 of this handbook. ### BASIC CIRCUIT SCHEMATIC ## ELECTRICAL CHARACTERISTICS (NOTES: 1, 2, 3, 4, 5, 6, 19) | ACCEPTANCE<br>TEST<br>SUB-GROUP | CHARACTERISTIC | LIMITS | | | | TEST CONDITIONS | | | | | | | | |---------------------------------|--------------------------------------|----------------------|------|----------------------|----------------|--------------------------|-----------------------|----------------------------|-------------------------|------------------------|----------------------------|-------------------------------------|--| | | | MIN. | TYP. | MAX. | UNITS | TEMP.<br>S8840 | TEMP.<br>N8840 | v <sub>cc</sub> | DRIVEN<br>AND<br>INPUTS | OTHER<br>AND<br>INPUTS | OUTPUTS | NOTES | | | A-5<br>A-3<br>A-4 | "1" OUTPUT VOLTAGE | 2.6<br>2.8<br>2.6 | | | v<br>v<br>v | -55°C<br>+25°C<br>+125°C | 0°C<br>+25°C<br>+75°C | 4.75V<br>5.0V<br>4.75V | 0.8V<br>0.8V<br>0.8V | | -500µА<br>-500µА<br>-500µА | 8, 14, 21<br>8, 14, 21<br>8, 14, 21 | | | A - 5<br>A - 3<br>A - 4 | "0" OUTPUT VOLTAGE | | E . | 0.40<br>0.40<br>0.40 | V<br>V<br>V | -55°C<br>+25°C<br>+125°C | 0°C<br>+25°C<br>+75°C | 4.75V<br>5.0V<br>4.75V | 2. 0V<br>2. 0V<br>2. 0V | 2.0V<br>2.0V<br>2.0V | 16mA<br>16mA<br>16mA | 9, 12, 14<br>9, 12, 14<br>9, 12, 14 | | | C-1<br>A-3<br>C-1 | "0" INPUT CURRENT | -0.1<br>-0.1<br>-0.1 | | -1.6<br>-1.6<br>-1.6 | mA<br>mA<br>mA | -55°C<br>+25°C<br>+125°C | +25°C | 5. 25V<br>5. 25V<br>5. 25V | 0.40V<br>0.40V<br>0.40V | | | 13, 14<br>13, 14<br>13, 14 | | | A-4 | "1" IN PUT CURRENT | | l | 25 | μΑ | +125°C | +75°C | 5.0V | 4.5V | ov | | 14, 15 | | | A-6 | TURN-ON DELAY | | [ | 13 | ns | +25°C | +25°C | 5.0V | | | D. C. F.O. =20 | 10, 22 | | | A-6 | TURN-OFF DELAY | | | 13 | ns | +25°C | +25°C | 5.0V | | | D.C. F.O. = 20 | 10, 22 | | | C-2 | OUTPUT FALL TIME | 1 | | 50 | ns | -55°C | 0°C | 4.75V | | | A.C. F.O. = 6 | 11, 22 | | | C-2 | INPUT CAPACITANCE | | ľ | 3.0 | pf | +25°C | +25°C | 5.0V | 2. 0V | | | 7 | | | A - 2<br>A - 2 | POWER CONSUMPTION "0" (Per Gate) "1" | | | 37.3<br>17.9 | mW<br>mW | +25°C<br>+25°C | +25°C<br>+25°C | 5.25V<br>5.25V | 0V | | | 14, 16 | | | C-1 | INPUT LATCH VOLTAGE RATING | 6.0 | j l | | v | +25°C | +25°C | 5.0V | 10mA | 0V | | 14, 18 | | | A - 2 | OUTPUT SHORT CIRCUIT CURRENT | -20 | | -70 | mA | +25°C | +25°C | 5.0V | 0 <b>V</b> | | ov | | | 8840 ## **CORRELATION TABLE (8806)** | ACCEPTANCE<br>TEST<br>SUB-GROUP | TEST<br>NO. | CHARACTERISTIC | | LI | MITS | | TEST CONDITIONS | | | | | | | |---------------------------------|-------------|-------------------------|------|------|-------|-------|--------------------------|----------|-------------|----------------|---------|-------|--| | | | | MIN. | TYP. | MAX. | UNITS | TEMP.<br>\$8806<br>N8806 | $v_{ec}$ | $v_{\rm C}$ | v <sub>E</sub> | OUTPUTS | NOTES | | | A-2 | 1 | "0" INPUT CURRENT AT VC | -2.2 | | -3.65 | mA | +25°C | 4.75V | 1.25V | | | 20 | | | A-2 | 2 | TURN-ON VOLTAGE AT VE | | | 0.85 | v | +25°C | 4.75V | 1.25V | 2.5 mA | 16mA | 9, 21 | | | A-2 | 3 | "0" OUTPUT VOLTAGE | | | 0.40 | v | +25°C | 4.75V | 1.25V | 2.5 mA | 16mA | 9, 20 | | | A-2 | 4 | "1" OUTPUT VOLTAGE | 2.8 | | | v · | +25°C | 5.0V | -200µA | +5 00μΑ | -500µA | 8, 21 | | | A-2 | 5 | "1" OUTPUT VOLTAGE | 2.8 | | | v | +25°C | 5. 0V | -200µA | 0. 59V | -500µA | 8, 21 | | #### Notes: - All voltage and capacitance measurements are referenced to the ground terminal. Terminals not specifically referenced are left electrically open. All measurements are taken with ground pin tied to zero volts. Positive current flow is defined as into the terminal referenced. Positive NAND Logic definition: "UP" Level = "1", "DOWN" Level = "0". Precautionary measures should be taken to ensure current limiting in accordance with Absolute Maximum Ratings should the isolation diodes become forward biased. Measurements apply to each gate element independently. Capacitance as measured on Boonton Electronic Corporation Model 75A-S8 Capacitance Bridge or equivalent. f = 1MHz, Vac = 25mV<sub>rms</sub>. All pins not specifically referenced are tied to guard for capacitance tests. Output pins are left open. Output sink current is supplied through a resistor to ground. One Dc fan-out is defined as 0.8mA. AC fan-out is defined as 0.8mA. AC fan-out is defined as 50pf. To measure "0" output voltage, apply 2.0v to the input terminals of one of the input AND gates and apply zero volts to the input terminals of the associated input AND gate. Reverse the input conditions and repeat the measurement. - To test "0" input current apply 0.4V to terminal under test and apply 5.25V to the remaining terminal of that input AND gate. Apply 5.25V to the input terminals of the associated input AND gate. Expander terminals are left electrically open. To test "1" input current apply 4.5V to one input terminal of the input AND gate and apply zero volts to the other input terminal of that input AND gate. Apply 0V to the input terminals of the associated input AND gate. To test output "1" power consumption, apply zero volts to both input terminals of each input AND gate. To test input latch voltage rating, apply 10mA to one input terminal of the input AND gate. Apply zero volts to the other input terminal of the input AND gate. Apply zero volts to the input terminals of the associated input AND gate. This test guarantees operation free of input latch-up over the specified operating voltage supply range. Manufacturer reserves the right to make design and process changes and improvements. - provements. Apply zero volts to both input terminals of the associated input AND gates. Apply 0.8V to both input terminals of the associated input AND gates. - 22. Detailed test conditions for AC testing are in Section 3.