

SNOS141A - MAY 2004-REVISED AUGUST 2011

# 54ACT573 Octal Latch with TRI-STATE® Outputs

Check for Samples: 54ACT573

#### **FEATURES**

- I<sub>CC</sub> and I<sub>OZ</sub> reduced by 50%
- Inputs and outputs on opposite sides of package allowing easy interface with microprocessors
- Useful as input or output port for microprocessors

- Functionally identical to 'ACT373
- · TRI-STATE outputs for bus interfacing
- Outputs source/sink 24 mA
- 'ACT573 has TTL-compatible inputs
- Standard Military Drawing (SMD)
  - 'ACT573: 5962-87664

#### **DESCRIPTION**

The 'ACT573 is a high-speed octal latch with buffered common Latch Enable (LE) and buffered common Output Enable  $(\overline{OE})$  inputs.

The 'ACT573 is functionally identical to the 'ACT373 but has inputs and outputs on opposite sides.



Figure 1. IEEE/IEC



| Pin Names                      | Description                   |
|--------------------------------|-------------------------------|
| D <sub>0</sub> –D <sub>7</sub> | Data Inputs                   |
| LE                             | Latch Enable Input            |
| ŌE                             | TRI-STATE Output Enable Input |
| O <sub>0</sub> -O <sub>7</sub> | TRI-STATE Latch Outputs       |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

TRI-STATE is a registered trademark of Texas Instruments.

FACT is a registered trademark of Fairchild Semiconductor Corporation.

All other trademarks are the property of their respective owners.



#### **Connection Diagram**

Figure 2. Pin Assignment for DIP and Flatpak



Figure 3. Pin Assignment for LCC



#### **Functional Description**

The 'ACT573 contains eight D-type latches with TRI-STATE output buffers. When the Latch Enable (LE) input is HIGH, data on the  $D_n$  inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW the latches store the information that was present on the D inputs a setup time preceding the HIGH-to-LOW transition of LE. The TRI-STATE buffers are controlled by the Output Enable  $(\overline{OE})$  input. When  $\overline{OE}$  is LOW, the buffers are enabled. When  $\overline{OE}$  is HIGH the buffers are in the high impedance mode but this does not interfere with entering new data into the latches.

Truth Table

| Inputs |    |   | Outputs        |
|--------|----|---|----------------|
| ŌĒ     | LE | D | On             |
| L      | Н  | Н | Н              |
| L      | Н  | L | L              |
| L      | L  | X | O <sub>0</sub> |
| Н      | X  | X | Z              |

(1) H = HIGH Voltage

L = LOW Voltage

Z = High Impedance

X = Immaterial

 $O_0$  = Previous  $O_0$  before HIGH-to-LOW transition of Latch Enable

Submit Documentation Feedback



### **Logic Diagram**



Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays.



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings (1)

| Absolute Maximum Natings                              |                                 |
|-------------------------------------------------------|---------------------------------|
| Supply Voltage (V <sub>CC</sub> )                     | -0.5V to +7.0V                  |
| DC Input Diode Current (I <sub>IK</sub> )             |                                 |
| V <sub>I</sub> = −0.5V                                | -20 mA                          |
| $V_I = V_{CC} + 0.5V$                                 | +20 mA                          |
| DC Input Voltage (V <sub>I</sub> )                    | -0.5V to V <sub>CC</sub> + 0.5V |
| DC Output Diode Current (I <sub>OK</sub> )            |                                 |
| $V_{O} = -0.5V$                                       | -20 mA                          |
| $V_{O} = V_{CC} + 0.5V$                               | +20 mA                          |
| DC Output Voltage (V <sub>O</sub> )                   | -0.5V to V <sub>CC</sub> + 0.5V |
| DC Output Source                                      |                                 |
| or Sink Current (I <sub>O</sub> )                     | ±50 mA                          |
| DC V <sub>CC</sub> or Ground Current                  |                                 |
| per Output Pin (I <sub>CC</sub> or I <sub>GND</sub> ) | ±50 mA                          |
| Storage Temperature (T <sub>STG</sub> )               | −65°C to +150°C                 |
| Junction Temperature (T <sub>J</sub> )                |                                 |
| CDIP                                                  | 175°C                           |
|                                                       |                                 |

<sup>(1)</sup> Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of FACT<sup>®</sup> circuits outside databook specifications.

**Recommended Operating Conditions** 

| Recommended Operating Conditions                |                       |
|-------------------------------------------------|-----------------------|
| Supply Voltage (V <sub>CC</sub> )               |                       |
| 'ACT                                            | 4.5V to 5.5V          |
| Input Voltage (V <sub>I</sub> )                 | 0V to V <sub>CC</sub> |
| Output Voltage (V <sub>O</sub> )                | 0V to V <sub>CC</sub> |
| Operating Temperature (T <sub>A</sub> )         |                       |
| 54ACT                                           | −55°C to +125°C       |
| Minimum Input Edge Rate ( $\Delta V/\Delta t$ ) |                       |
| 'ACT Devices                                    |                       |
| V <sub>IN</sub> from 0.8V to 2.0V               |                       |
| V <sub>CC</sub> @ 4.5V, 5.5V                    | 125 mV/ns             |
|                                                 |                       |

## **DC Characteristics for 'ACT Family Devices**

NSTRUMENTS

|                  |                                        |                 | 54ACT             |                        |                                               |  |
|------------------|----------------------------------------|-----------------|-------------------|------------------------|-----------------------------------------------|--|
| Symbol           | Parameter                              | V <sub>CC</sub> | T <sub>A</sub> =  | Units                  | Conditions                                    |  |
|                  |                                        | (V)             | -55°C to +125°C   |                        |                                               |  |
|                  |                                        |                 | Guaranteed Limits |                        |                                               |  |
| V <sub>IH</sub>  | Minimum High                           | 4.5             | 2.0               |                        | $V_{OUT} = 0.1V$ or $V_{CC} - 0.1V$           |  |
|                  | Level Input<br>Voltage                 | 5.5             | 2.0               | V                      |                                               |  |
| $V_{IL}$         | Maximum Low                            | 4.5             | 0.8               | V or V <sub>CC</sub> - | V <sub>OUT</sub> = 0.1V                       |  |
|                  | Level Input<br>Voltage                 | 5.5             | 0.8               | 0.1V                   |                                               |  |
| V <sub>OH</sub>  | Minimum High                           | 4.5             | 4.4               | V                      | I <sub>OUT</sub> = -50 μA                     |  |
|                  | Level Output<br>Voltage                | 5.5             | 5.4               | V                      |                                               |  |
|                  | Voltage                                |                 |                   |                        | $V_{IN} = V_{IL} \text{ or } V_{IH}$          |  |
|                  |                                        | 4.5             | 3.70              | V                      | I <sub>OH</sub> -24 mA                        |  |
|                  |                                        | 5.5             | 4.70              | V                      | −24 mA                                        |  |
| L                | Maximum Low<br>Level Output<br>Voltage | 4.5             | 0.1               | V                      | I <sub>OUT</sub> = 50 μA                      |  |
|                  |                                        | 5.5             | 0.1               | V                      |                                               |  |
|                  |                                        |                 |                   |                        | $V_{IN} = V_{IL} \text{ or } V_{IH}$          |  |
|                  |                                        | 4.5             | 0.50              | V                      | I <sub>OL</sub> 24 mA                         |  |
|                  |                                        | 5.5             | 0.50              | v                      | 24 mA                                         |  |
| I <sub>IN</sub>  | Maximum Input Leakage Current          | 5.5             | ±1.0              | μA                     | $V_I = V_{CC}$ , GND                          |  |
| l <sub>OZ</sub>  | Maximum TRI-STATE Leakage Current      | 5.5             | ±5.0              | μA                     | $V_I = V_{IL}, V_{IH}$<br>$V_O = V_{CC}, GND$ |  |
| I <sub>CCT</sub> | MaximumI <sub>CC</sub> /Input          | 5.5             | 1.6               | mA                     | V <sub>I</sub> = V <sub>CC</sub> - 2.1V       |  |
| I <sub>OLD</sub> | <sup>(2)</sup> Minimum                 | 5.5             | 50                | mA                     | V <sub>OLD</sub> = 1.65V Max                  |  |
| I <sub>OHD</sub> | Dynamic Output<br>Current              | 5.5             | -50               | mA                     | V <sub>OHD</sub> = 3.85V Min                  |  |
| I <sub>CC</sub>  | Maximum Quiescent<br>Supply Current    | 5.5             | 80.0              | μΑ                     | $V_{IN} = V_{CC}$ or GND                      |  |

All outputs loaded; thresholds on input associated with output under test.

Maximum test duration 2.0 ms, one output loaded at a time.



#### SNOS141A -MAY 2004-REVISED AUGUST 2011

### **AC Electrical Characteristics**

|                  |                                  |                 | 54               | ACT                                                        |    |      |
|------------------|----------------------------------|-----------------|------------------|------------------------------------------------------------|----|------|
| Symbol           | Parameter                        | V <sub>cc</sub> | T <sub>A</sub> = | $T_A = -55^{\circ}C$<br>to +125°C<br>$C_L = 50 \text{ pF}$ |    | Fig. |
|                  |                                  | (V)             | to +             |                                                            |    |      |
|                  |                                  | (1)             | C <sub>L</sub> = |                                                            |    |      |
|                  |                                  |                 | Min              | Max                                                        |    |      |
| t <sub>PLH</sub> | Propagation Delay                | 5.0             | 1.5              | 13.5                                                       | ns |      |
|                  | D <sub>m</sub> to O <sub>n</sub> |                 |                  |                                                            |    |      |
| t <sub>PHL</sub> | Propagation Delay                | 5.0             | 1.5              | 13.5                                                       | ns |      |
|                  | D <sub>n</sub> to O <sub>n</sub> |                 |                  |                                                            |    |      |
| t <sub>PLH</sub> | Propagation Delay                | 5.0             | 1.5              | 13.0                                                       | ns |      |
|                  | LE to O <sub>n</sub>             |                 |                  |                                                            |    |      |
| t <sub>PHL</sub> | Propagation Delay                | 5.0             | 1.5              | 12.0                                                       | ns |      |
|                  | LE to O <sub>n</sub>             |                 |                  |                                                            |    |      |
| t <sub>PZH</sub> | Output Enable Time               | 5.0             | 1.5              | 11.5                                                       | ns |      |
| t <sub>PZL</sub> | Output Enable Time               | 5.0             | 1.5              | 11.0                                                       | ns |      |
| t <sub>PHZ</sub> | Output Disable Time              | 5.0             | 1.5              | 13.5                                                       | ns |      |
| $t_{PLZ}$        | Output Disable Time              | 5.0             | 1.5              | 10.5                                                       | ns |      |

<sup>(1)</sup> Voltage Range 5.0 is 5.0V ±0.5V

TEXAS INSTRUMENTS

SNOS141A - MAY 2004 - REVISED AUGUST 2011

www.ti.com

### **AC Operating Requirements**

|                |                         |                 | 54ACT                  |       |      |
|----------------|-------------------------|-----------------|------------------------|-------|------|
|                |                         | V <sub>CC</sub> | T <sub>A</sub> = −55°C |       | Fig. |
| Symbol         | Parameter               | (V)             | to +125°C              | Units | No.  |
|                |                         | (1)             | C <sub>L</sub> = 50 pF |       |      |
|                |                         |                 | Guaranteed<br>Minimum  |       |      |
| s              | Setup Time, HIGH or LOW | 5.0             | 4.5                    | ns    |      |
|                | D <sub>n</sub> to LE    |                 |                        |       |      |
| h              | Hold Time, HIGH or LOW  | 5.0             | 1.0                    | ns    |      |
|                | D <sub>n</sub> to LE    |                 |                        |       |      |
| t <sub>w</sub> | LE Pulse Width, HIGH    | 5.0             | 5.0                    | ns    |      |

<sup>(1)</sup> Voltage Range 5.0 is 5.0V ±0.5V



SNOS141A -MAY 2004-REVISED AUGUST 2011

## Capacitance

| Symbol          | Parameter         | Тур  | Units | Conditions             |
|-----------------|-------------------|------|-------|------------------------|
| C <sub>IN</sub> | Input Capacitance | 5.0  | pF    | V <sub>CC</sub> = OPEN |
| C <sub>PD</sub> | Power Dissipation | 25.0 | pF    | V <sub>CC</sub> = 5.0V |
|                 | Capacitance       |      |       |                        |

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>